OpenLDI/FPD-LINK/LVDS Receiver Interface IP
User Guide
© 2017-2019 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
16
FPGA-IPUG-02021-1.1
Table 2.2. Output Pixel Data Summary
Number of FPD-Link
Channels
Gear
No. of Output Pixel Data
Output Pixel Clock
1
7
1
LVDS input clock
14
2
LVDS input clock/2
2
7
2
LVDS input clock
14
4
LVDS input clock/2
General arrangement on how pixel data are mapped based on configuration are shown in
and
fpd_link_rx
CH 0
GEAR 7
CH1
GEAR 7
P
I
X
4
C
H
0
P
I
X
3
C
H
0
P
I
X
2
C
H
0
P
I
X
1
C
H
0
P
I
X
0
C
H
0
pi
x_
da
ta
0
_o
pi
x_
da
ta
0
_o
pi
x_
da
ta
0
_o
pi
x_
da
ta
0
_o
pix_data1_o
pix_data2_o
pix_data3_o
fpd_link_rx
CH 0
GEAR 14
CH1
GEAR 14
P
I
X
4
C
H
0
P
I
X
3
C
H
0
P
I
X
2
C
H
0
P
I
X
1
C
H
0
P
I
X
0
C
H
0
pi
x_
da
ta
0
_o
pi
x_
da
ta
1
_o
pi
x_
da
ta
0
_o
pi
x_
da
ta
1
_o
pix_data2_o
pix_data3_o
Figure 2.12. Output Pixel Data Arrangement for Single Channel OpenLDI/FPD-LINK/LVDS
fpd_link_rx
CH 0
GEAR 14
CH1
GEAR 14
P
I
X
2
C
H
0
P
I
X
1
C
H
1
P
I
X
1
C
H
0
P
I
X
0
C
H
1
P
I
X
0
C
H
0
p
ix
_d
at
a0
_o
p
ix
_d
at
a1
_o
p
ix
_d
at
a2
_o
p
ix
_d
at
a3
_o
fpd_link_rx
CH 0
GEAR 7
CH1
GEAR 7
P
I
X
2
C
H
0
P
I
X
1
C
H
1
P
I
X
1
C
H
0
P
I
X
0
C
H
1
P
I
X
0
C
H
0
p
ix
_d
at
a0
_o
p
ix
_d
at
a1
_o
p
ix
_d
at
a0
_o
p
ix
_d
at
a1
_o
pix_data2_o
pix_data3_o
Figure 2.13. Output Pixel Data Arrangement for Dual Channel OpenLDI/FPD-LINK/LVDS