ML610Q111/ML610Q112 User’s Manual
Chapter 5 Interrupts (INTs)
FEUL610Q111
5-18
5.2.15 Interrupt Request Register 5 (IRQ5)
Address: 0F01DH
Access: R/W
Access size: 8 bits
Initial value: 00H
7
6
5
4
3
2
1
0
IRQ5
QTMB
QTMA
QTMF
QTME
R/W
R/W
R/W
R/W
R/W
Initial value
0
0
0
0
0
0
0
0
IRQ5 is a special function register (SFR) to request an interrupt for each interrupt source.
Each IRQ5 request flag is set to “1” regardless of the IE5 and MIE values when an interrupt is generated. In this case, an
interrupt is requested to the CPU when the related flag of the interrupt enable register (IE5) is set to “1” and the master
interrupt enable flag (MIE) is set to “1”.
By setting the IRQ5 request flag to “1” by software, an interrupt can be generated.
The corresponding flag of IRQ5 is set to “0” by hardware when the interrupt request is accepted by the CPU.
[Description of Bits]
•
QTME
(bit 4)
QTME is the request flag for the timer E interrupt (TMEINT).
QTME
Description
0
No request (initial value)
1
Request
•
QTMF
(bit 5)
QTMF is the request flag for the timer F interrupt (TMFINT).
QTMF
Description
0
No request (initial value)
1
Request
•
QTMA
(bit 6)
QTMA is the request flag for the timer A interrupt (TMAINT).
QTMA
Description
0
No request (initial value)
1
Request
•
QTMB
(bit 7)
QTMB is the request flag for the timer B interrupt (TMBINT).
QTMB
Description
0
No request (initial value)
1
Request
Note
:
When an interrupt is generated by the write instruction to the interrupt request register (IRQ5) or to the interrupt enable
register (IE5), the interrupt shift cycle starts after the next 1 instruction is executed.
Содержание ML610Q111
Страница 1: ...ML610Q111 ML610Q112 User s Manual Issue Date Nov 16 2016 FEUL610Q111 05 ...
Страница 14: ...Chapter 1 Overview ...
Страница 26: ...Chapter 2 CPU and Memory Space ...
Страница 34: ...Chapter 3 Reset Function ...
Страница 38: ...Chapter 4 MCU Control Function ...
Страница 53: ...Chapter 5 Interrupts INTs ...
Страница 81: ...Chapter 6 Clock Generation Circuit ...
Страница 95: ...Chapter 7 Time Base Counter ...
Страница 103: ...Chapter 8 Timers ...
Страница 145: ...Chapter 9 Watchdog Timer ...
Страница 153: ...Chapter 10 PWM ...
Страница 199: ...Chapter 11 Synchronous Serial Port ...
Страница 212: ...Chapter 12 UART ...
Страница 240: ...Chapter 13 I2 C Bus Interface Master ...
Страница 254: ...Chapter 14 I2 C Bus Interface Slave ...
Страница 269: ...Chapter 15 Port A ...
Страница 279: ...Chapter 16 Port B ...
Страница 291: ...Chapter 17 Port C ...
Страница 303: ...Chapter 18 Port D ...
Страница 312: ...Chapter 19 Port AB Interrupts ...
Страница 317: ...Chapter 20 Successive Approximation Type A D Converter ...
Страница 335: ...Chapter 21 Voltage Level Supervisor ...
Страница 342: ...Chapter 22 Analog Comparator ...
Страница 353: ...Chapter 23 Data Flash Memory ...
Страница 373: ...Chapter 24 On chip Debug ...
Страница 375: ...Appendixes ...
Страница 393: ...Appendix E ...
Страница 398: ...Revision History ...