Development Kit Features
2
nd
Generation Intel
®
Core™ Processor with Intel
®
6 Series Chipset Development Kit
March 2011
User Guide
Document Number: 325208-001
23
Feature
Development Board
Implementation
Description
Video Cables
1x 24-bit dual-channel LVDS
interface
50-pin connector (J7D3) on-board;
cables from Intel 5 series-M chipset-
based platform development boards
can be re-used.
Video
Embedded display port
x4 eDP from Intel
®
Core
™
i7/i5
processor connected to on-board
embedded display port (eDP)
connector at J4E1.
Video
Display Port
Port B: Connected to x16 connector
at J8C2. Requires Eaglemont add-in
card Port C: Switchable connection
to x16 connector at J8C2 or docking
connector at J9C1 Port D: Default
connection to Display Port connector
at J5A1.
Video
HDMI
Port B: Connected to x16 connector
at J8C2. Requires Eaglemont add-in
card Port C: Switchable connection
to x16 connector at J8C2 or docking
connector at J9C1 Port D:
Unpopulated stuffing option
connection to HDMI connector at
J3A1.
Video
DMC
Display Mini PCIe connector is
provided on-board (J7M1). Display-
Port D is optionally connected to
DMC. PCIe – Port-8 is by default
connected to DMC.
Video
SDVO
Port B: Connected to x16 connector
at J8C2. Requires ADD2N add-in
card.
Video
CRT
On-board right-angled CRT
connector
PCI
No slots on-board
Not supported by the Intel 6 Series
chipset.
PCIe
8x PCIe x1 lanes from the Intel 6
Series chipset
PCIe Gen 2.0 Compliance, 5 GT/s
speed; four ports to x1 PCIe slots;
one port to x4 slot, one lane to
Intel
®
82579 Gigabit Ethernet
Controller LAN, one lane to docking
by default, one lane to display Mini
PCIe.
On-Board LAN Intel 82579 Gigabit Ethernet PHY
(Lewisville) supported
EU7M1 is the PHY on-board and
J4A1is the LAN connector.
BIOS (SPI)
SPI flash devices
Support for multi-vendor SPI 2x 8-
MB SOIC-8 parts provided on-board.
Supports multi-package (SOIC-8