
40
Tsi572 Hardware Manual
May 18, 2012
Integrated Device Technology
www.idt.com
Figure 6: I
2
C Interface Signal Timings
2.4.6
Boundary Scan Test Interface Timing
Table 16
lists the test signal timings for Tsi572.
Table 16: Boundary Scan Test Signal Timings
Symbol
Parameter
Min
Max
Units
Notes
T
BSF
TCK Frequency
0
25
MHz
-
T
BSCH
TCK High Time
50
-
ns
• Measured at 1.5V
• Note test
T
BSCL
TCK Low Time
50
-
ns
• Measured at 1.5V
• Note test
T
BSCR
TCK Rise Time
-
25
ns
• 0.8V to 2.0V
• Note test
T
BSCF
TCK Fall Time
-
25
ns
• 2.0V to 0.8V
• Note test
T
BSIS1
Input Setup to TCK
10
-
ns
-
T
BSIH1
Input Hold from TCK
10
-
ns
-
T
BSOV1
TDO Output Valid Delay from falling edge
of TCK
a
a. Outputs precharged to VDD.
-
15
ns
-
T
OF1
TDO Output Float Delay from falling edge
of TCK
-
15
ns
-
T
BSTRST1
TRST_B release before HARD_RST_b
release
-
10
ns
TRST_b must become
asserted while
HARD_RST_b is asserted
during device power-up
T
BSTRST2
TRST_B release before TMS or TDI
activity
1
-
ns
-
SDA
SCL
T
BUF
Stop
Start
T
LOW
T
HDSTA
T
HIGH
T
SR
T
HDDAT
T
SF
T
SUDAT
T
SUSTA
Repeated
T
HDSTA
T
SP
Stop
T
SUSTO
Start
Содержание Tsi572
Страница 1: ...IDT Tsi572 Serial RapidIO Switch Hardware Manual May 18 2012 Titl ...
Страница 4: ...4 Tsi572 Hardware Manual May 18 2012 Integrated Device Technology www idt com ...
Страница 8: ...8 Serial RapidIO Switch May 18 2012 Integrated Device Technology www idt com ...
Страница 70: ...70 Tsi572 Hardware Manual May 18 2012 Integrated Device Technology www idt com ...
Страница 86: ...86 Tsi572 Hardware Manual May 18 2012 Integrated Device Technology www idt com ...