IDT Reference Clock
Revision 1.5
Integrated Device Technology, Inc.
CPS-16/12/8 User Manual
7 - 2
July 10, 2012
Figure 7.2 Internal PLL Clock Generator
System
Clock
PLL
REF_CLK
SYS_CLK (312 MHz)
PHY
PLL
PHY_CLK (625 MHz)
Byte_CLK (125 MHz)
PHY_CLK (1.25 GHz)
Byte_CLK (250 MHz)
PHY_CLK (1.56 GHz)
Byte_CLK (312 MHz)
x4
x8
x10
x4/5
x8/5
x10/5