THEORY OF OPERATION: Digital Section
28
¥
512 KB x 32 on-chip MCU RAM
¥
512 KB x 24 DSP program RAM
¥
Queued serial peripheral interface to communicate with external peripherals
¥
Serial communications interface with baud-rate generator up to 525 kbps
¥
On-chip Emulator (OnCE) integrated with JTAG port compliance
¥
Interrupt, general-purpose I/O, and keypad interface pins
¥
Very-low power CMOS design
¥
Wait, stop, and doze low-power standby modes