Rev. 1.00
46
March 24, 2020
Rev. 1.00
47
March 24, 2020
BS83A04C
4-Key Enhanced Touch I/O Flash MCU
BS83A04C
4-Key Enhanced Touch I/O Flash MCU
Register
Power On Reset
LVR Reset
(Normal Operation)
WDT Time-out
(Normal Operation)
WDT Time-out
(IDLE/SLEEP)
WDTC
0 1 0 1 0 0 11
0 1 0 1 0 0 11
0 1 0 1 0 0 11
u u u u u u u u
TBC
0 - - - - 0 0 0
0 - - - - 0 0 0
0 - - - - 0 0 0
u - - - - u u u
PSCR
- - - - - - 0 0
- - - - - - 0 0
- - - - - - 0 0
- - - - - - u u
PAS0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
PAS1
0 0 - - 0 0 0 0
0 0 - - 0 0 0 0
0 0 - - 0 0 0 0
u u - - u u u u
CTMC0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
CTMC1
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
CTMDL
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
CTMDH
- - - - - - 0 0
- - - - - - 0 0
- - - - - - 0 0
- - - - - - u u
CTMAL
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
CTMAH
- - - - - - 0 0
- - - - - - 0 0
- - - - - - 0 0
- - - - - - u u
IICC0
- - - - 0 0 0 -
- - - - 0 0 0 -
- - - - 0 0 0 -
- - - - u u u -
IICC1
1 0 0 0 0 0 0 1
1 0 0 0 0 0 0 1
1 0 0 0 0 0 0 1
u u u u u u u u
IICD
x x x x x x x x
x x x x x x x x
x x x x x x x x
u u u u u u u u
IICA
0 0 0 0 0 0 0 -
0 0 0 0 0 0 0 -
0 0 0 0 0 0 0 -
u u u u u u u -
IICTOC
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
RSTC
0 1 0 1 0 1 0 1
0 1 0 1 0 1 0 1
0 1 0 1 0 1 0 1
u u u u u u u u
TKTMR
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
TKC0
0 0 0 0 0 0 1 0
0 0 0 0 0 0 1 0
0 0 0 0 0 0 1 0
u u u u u u u u
TK16DL
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
TK16DH
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
TKC1
0 0 0 - 0 0 11
0 0 0 - 0 0 11
0 0 0 - 0 0 11
u u u - u u u u
TKM016DL
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
TKM016DH
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
TKM0ROL
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
TKM0ROH
- - - - - - 0 0
- - - - - - 0 0
- - - - - - 0 0
- - - - - - u u
TKM0C0
- - 0 - 0 0 0 0
- - 0 - 0 0 0 0
- - 0 - 0 0 0 0
- - u - u u u u
TKM0C1
0 - 0 0 0 0 0 0
0 - 0 0 0 0 0 0
0 - 0 0 0 0 0 0
u - u u u u u u
TKM0C2
111 0 0 1 0 0
111 0 0 1 0 0
111 0 0 1 0 0
u u u u u u u u
TKC2
- - - - - 0 0 1
- - - - - 0 0 1
- - - - - 0 0 1
- - - - - u u u
TKM0TH16L
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
TKM0TH16H
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
TKM0THS
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
ECR
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
EAR
- - - 0 0 0 0 0
- - - 0 0 0 0 0
- - - 0 0 0 0 0
- - - u u u u u
ED0L
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
ED0H
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
ED1L
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
ED1H
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
ED2L
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
ED2H
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
ED3L
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
ED3H
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
Note: “u” stands for unchanged
“x” stands for unknown
“-” stands for unimplemented