
Rev. 1.10
120
March 02, 2020
Rev. 1.10
121
March 02, 2020
BS83A02L/BS83B04L
Ultra-Low Power Touch Key Flash MCU
BS83A02L/BS83B04L
Ultra-Low Power Touch Key Flash MCU
becoming full. In case of simultaneous requests, the accompanying diagram shows the priority that
is applied. All of the interrupt request flags when set will wake-up the device if it is in SLEEP or
IDLE Mode, however to prevent a wake-up from occurring the corresponding flag should be set
before the device is in SLEEP or IDLE Mode.
Interrupt
Name
Request
Flags
Enable
Bits
Master
Enable
Vector
EMI auto disabled in ISR
Priority
High
Low
04H
0CH
08H
INT Pin
INTF
INTE
EMI
Touch Key
TKRCOV
TKRCOVF
TKRCOVE
EMI
EMI
Touch Key
Threshold TKTH
TKTHF
TKTHE
xxE
Enable Bits
xxF
Request Flag, auto reset in ISR
Legend
10H
EMI
Timer
TF
TE
14H
EMI
Time Base
TBF
TBE
Interrupt Structure – BS83A02L
Interrupt
Name
Request
Flags
Enable
Bits
Master
Enable
Vector
EMI auto disabled in ISR
Priority
High
Low
Interrupts contained within
Multi-Function Interrupts
Interrupt
Name
Request
Flags
Enable
Bits
Touch Key
TKRCOV
TKRCOVF
TKRCOVE
Touch Key
Threshold TKTH TKTHF
TKTHE
CTM P
CTMPF
CTMPE
CTM A
CTMAF
CTMAE
Time Base
TBF
TBE
EMI
14H
10H
I
2
C
I2CF
I2CE
EMI
0CH
EMI
MF1F
MF1E
M. Funct. 1
08H
MF0F
MF0E
EMI
M. Funct. 0
04H
INT Pin
INTF
INTE
EMI
xxE Enable Bits
xxF Request Flag, auto reset in ISR
Legend
xxF Request Flag, no auto reset in ISR
EEPROM
DEF
DEE
EMI
18H
Interrupt Structure – BS83B04L
External Interrupt
The external interrupt is controlled by signal transitions on the INT pin. An external interrupt
request will take place when the external interrupt request flag, INTF, is set, which will occur
when a transition, whose type is chosen by the edge select bits, appears on the external interrupt
pin. To allow the program to branch to its respective interrupt vector address, the global interrupt
enable bit, EMI, and respective external interrupt enable bit, INTE, must first be set. Additionally,