3 Development Board Circuit
3.7 LVDS Interfaces
DBUG375-1.2E
16(34)
Figure 3-7 LVDS RX Interface
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
LVDS_A1_P
LVDS_A2_P
LVDS_A3_P
LVDS_A4_P
LVDS_A5_P
LVDS_A1_N
LVDS_A2_N
LVDS_A3_N
LVDS_A4_N
LVDS_A5_N
J18
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
LVDS_A6_P
LVDS_A7_P
LVDS_A8_P
LVDS_A9_P
LVDS_A10_P
LVDS_A6_N
LVDS_A7_N
LVDS_A8_N
LVDS_A9_N
LVDS_A10_N
J17
3.7.2
Pinout
Table 3-6 LVDS TX Pinout
Pin
No.
Name
FPGA
Pin No.
BANK
I/O Level
Description
1
LVDS_B1_P
V16
4
2.5V
Differential Channel 1+
2
LVDS_B1_N
U16
4
2.5V
Differential Channel 1-
5
LVDS_B2_P
V17
4
2.5V
Differential Channel 2+
6
LVDS_B2_N
V18
4
2.5V
Differential Channel 2-
9
LVDS_B3_P
Y19
4
2.5V
Differential Channel 3+
10
LVDS_B3_N
Y18
4
2.5V
Differential Channel 3-
13
LVDS_B4_P
AA17
4
2.5V
Differential Channel 4+
14
LVDS_B4_N
Y17
4
2.5V
Differential Channel 4-
17
LVDS_B5_P
AB16
4
2.5V
Differential Channel 5+
18
LVDS_B5_N
AA16
4
2.5V
Differential Channel 5-
Table 3-7 LVDS TX2 Pinout
Pin
No.
Name
FPGA
Pin No.
BANK
I/O Level Description
1
LVDS_B6_P
AB15
4
2.5V
Differential Channel 6+
2
LVDS_B6_N
AA15
4
2.5V
Differential Channel 6-
5
LVDS_B7_P
Y16
4
2.5V
Differential Channel 7+
6
LVDS_B7_N
W16
4
2.5V
Differential Channel 7-
9
LVDS_B8_P
V14
4
2.5V
Differential Channel 8+
10
LVDS_B8_N
V15
4
2.5V
Differential Channel 8-
13
LVDS_B9_P
AB12
4
2.5V
Differential Channel 9+
14
LVDS_B9_N
AA12
4
2.5V
Differential Channel 9-
17
LVDS_B10_P W12
4
2.5V
Differential Channel 10+
18
LVDS_B10_N W13
4
2.5V
Differential Channel 10-
Содержание DK-START-GW2A55-PG484 V1.3
Страница 1: ...DK START GW2A55 PG484_V1 3 User Guide DBUG375 1 2E 09 01 2021 ...
Страница 44: ......