3 Development Board Circuit
3.8 MIPI DSI
DBUG375-1.2E
18(34)
Figure 3-8 Connection Diagram of MIPI DSI
1
10
2
3
4
5
6
7
8
9
11
12
13
14
15
DSI_D0n
30
21
29
28
27
26
25
24
23
22
20
19
18
17
16
DSI_D0p
DSI_D1n
DSI_D1p
DSI_CLKn
DSI_CLKp
DSI_D2n
DSI_D2p
DSI_D3n
DSI_D3p
DSI_LED-
DSI_-5V
DSI_+5V
VCC1P8
DSI_RSTn
DSI_CABC
DSI_TE
DSI_D0n
DSI_D0p
DSI_LP_D0n
DSI_LP_D0p
DSI_D1n
DSI_D1p
DSI_LP_D1n
DSI_LP_D1p
DSI_D2n
DSI_D2p
DSI_LP_D2n
DSI_LP_D2p
DSI_D3n
DSI_D3p
DSI_LP_D3n
DSI_LP_D3p
DSI_CLKn
DSI_CLKp
DSI_LP_CLKn
DSI_LP_CLKp
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
DSI_D0p
DSI_D1p
DSI_CLKp
DSI_D2p
DSI_D3p
DSI_D0n
DSI_D1n
DSI_CLKn
DSI_D2n
DSI_D3n
J7
3.8.2
Pinout
Table 3-10 MIPI DSI Pinout
Name
FPGA Pin No. BANK
I/O Level Description
DSI_D0n
B22
1
2.5V
HS differential data 0-
DSI_D0p
A22
1
2.5V
HS differential data 0+
DSI_D1n
C19
1
2.5V
HS differential data 1
DSI_D1p
C18
1
2.5V
HS differential data 1+
DSI_CLKn
A19
1
2.5V
HS Differential clock-
DSI_CLKp
A18
1
2.5V
HS Differential clock+
DSI_D2n
B17
1
2.5V
HS differential data 2-
DSI_D2p
A17
1
2.5V
HS differential data 2+
DSI_D3n
B15
1
2.5V
HS differential data 3-
DSI_D3p
A15
1
2.5V
HS differential data 3+
DSI_LP_D0n
C7
0
1.2V
LP single-ended data 0
DSI_LP_D0p
A7
0
1.2V
LP single-ended data 0
Содержание DK-START-GW2A55-PG484 V1.3
Страница 1: ...DK START GW2A55 PG484_V1 3 User Guide DBUG375 1 2E 09 01 2021 ...
Страница 44: ......