3 Development Board Circuit
3.9 MIPI/LVDS
DBUG361-1.2E
26(30)
Signal Name
Pin No.
Socket Pin No.
BANK Description
I/O Level
channel 6-
GND
-
3
-
-
-
GND
-
4
-
-
-
F_LVDS_A7_P
119
5
0
Differential input
channel 7+
2.5V(LVDS)
F_LVDS_A7_N
118
6
0
Differential input
channel 7-
2.5V(LVDS)
GND
-
7
-
-
-
GND
-
8
-
-
-
F_LVDS_A8_P
117
9
1
Differential input
channel 8+
2.5V(LVDS)
F_LVDS_A8_N
116
10
1
Differential input
channel 8-
2.5V(LVDS)
GND
-
11
-
-
-
GND
-
12
-
-
-
F_LVDS_A9_P
113
13
1
Differential input
channel 9+
2.5V(LVDS)
F_LVDS_A9_N
112
14
1
Differential input
channel 9-
2.5V(LVDS)
GND
-
15
-
-
-
GND
-
16
-
-
-
F_LVDS_A10_P
111
17
1
Differential input
channel 10+
2.5V(LVDS)
F_LVDS_A10_N
110
18
1
Differential input
channel 10-
2.5V(LVDS)
GND
-
19
-
-
-
GND
-
20
-
-
-
Содержание DK-START-GW1NR9
Страница 1: ...DK START GW1NR9 V1 1 User Guide DBUG361 1 2E 2019 12 19 ...
Страница 38: ......