
C141-E034-02EN
5 - 3
5.1.2
Signal assignment on the connector
Table 5.1 shows the signal assignment on the interface connector.
Table 5.1
Signal assignment on the interface connector
Pin No.
Signal
Pin No.
Signal
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
RESET–
DATA7
DATA6
DATA5
DATA4
DATA3
DATA2
DATA1
DATA0
GND
DMARQ
IOW–, STOP
IOR–, HDMARDY–, HSTROBE
IORDY, DDMARDY–, DSTROBE
DMACK–
INTRQ
DA1
DA0
CS0–
DASP–
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
GND
DATA8
DATA9
DATA10
DATA11
DATA12
DATA13
DATA14
DATA15
(KEY)
GND
GND
GND
CSEL
GND
IOCS16–
PDIAG–
DA2
CS1–
GND
[signal]
[I/O]
[Description]
RESET–
I
Reset signal from the host. This signal is low active and is asserted
for a minimum of 25
µ
s during power on.
DATA 0-15
I/O
Sixteen-bit bi-directional data bus between the host and the device.
These signals are used for data transfer
IOW–, STOP
I
IOW– is the strobe signal asserted by the host to write device
registers or the data port.
IOW– shall be negated by the host prior to initiation of an Ultra
DMA burst. STOP shall be negated by the host before data is
transferred in an Ultra DMA burst. Assertion of STOP by the host
during an Ultra DMA burst signals the termination of the Ultra DMA
burst.
Содержание MPA3017AT
Страница 1: ...C141 E034 02EN MPA3017AT MPA3026AT MPA3035AT MPA3043AT MPA3052AT DISK DRIVES PRODUCT MANUAL ...
Страница 29: ...C141 E034 02EN 3 2 Figure 3 1 Dimensions ...
Страница 44: ...C141 E034 02EN 4 5 Figure 4 2 MPA30xxAT Block diagram ...
Страница 50: ...C141 E034 02EN 4 11 Figure 4 4 Read write circuit block diagram ...
Страница 52: ...C141 E034 02EN 4 13 Figure 4 6 PR4 signal transfer ...