C141-E034-02EN
5 - 76
5.6.3
Multiword data transfer
Figure 5.11 shows the multiword DMA data transfer timing between the device and the host
system.
tF
tE
tH
tG
tJ
tD
tI
tC
t0
Read data
DD0-DD15
Write data
DD0-DD15
DIOR-/DIOW-
DMACK-
DMARQ
tK
Symbol
Timing parameter
Min.
Max.
Unit
t0
Cycle time
120
—
ns
tC
Delay time from DMACK assertion to DMARQ negation
—
35
ns
tD
Pulse width of DIOR-/DIOW-
70
—
ns
tE
Data setup time for DIOR-
—
30
ns
tF
Data hold time for DIOR-
5
—
ns
tG
Data setup time for DIOW-
20
—
ns
tH
Data hold time for DIOW-
10
—
ns
tI
DMACK setup time for DIOR-/DIOW-
0
—
ns
tJ
DMACK hold time for DIOR-/DIOW-
5
—
ns
tK
Continuous time of high level for DIOR-/DIOW-
25
—
ns
Figure 5.11 Multiword DMA data transfer timing (mode 2)
Содержание MPA3017AT
Страница 1: ...C141 E034 02EN MPA3017AT MPA3026AT MPA3035AT MPA3043AT MPA3052AT DISK DRIVES PRODUCT MANUAL ...
Страница 29: ...C141 E034 02EN 3 2 Figure 3 1 Dimensions ...
Страница 44: ...C141 E034 02EN 4 5 Figure 4 2 MPA30xxAT Block diagram ...
Страница 50: ...C141 E034 02EN 4 11 Figure 4 4 Read write circuit block diagram ...
Страница 52: ...C141 E034 02EN 4 13 Figure 4 6 PR4 signal transfer ...