5.5 Ultra DMA Feature Set
C141-E088-03EN
5-89
f)
Once the transmitting side has outputted the ending request, the output state
of STROBE signal should not be changed unless the receiving side has
confirmed it. Then, if the STROBE signal is not in asserted state, The
transmitting side should assert the STROBE signal. However, the assertion of
the STROBE signal should not cause the data transfer to occur.
g)
The transmitting side should return the STROBE signal to its asserted state
immediately after receiving the ending request from the receiving side.
However, the returning of the STROBE signal to its asserted state should not
cause the data transfer to occur and CRC to be perform.
h)
Once the receiving side has outputted the ending request, the negated state of
the DMARDY signal should not be changed for the remaining Ultra DMA
burst to be performed.
i)
The receiving side should neglect the inversion of the STROBE signal if
DMARQ signal has been negated or STOP signal has been asserted.
5.5.3 Ultra DMA data in commands
5.5.3.1 Initiating an Ultra DMA data in burst
The following steps shall occur in the order they are listed unless otherwise
specifically allowed (see 5.6.4.1 and 5.6.4.2 for specific timing requirements):
1)
The host shall keep DMACK- in the negated state before an Ultra DMA burst
is initiated.
2)
The device shall assert DMARQ to initiate an Ultra DMA burst. After
assertion of DMARQ the device shall not negate DMARQ until after the first
negation of DSTROBE.
3)
Steps (3), (4) and (5) may occur in any order or at the same time. The host
shall assert STOP.
4)
The host shall negate HDMARDY-.
5)
The host shall negate CS0-, CS1-, DA2, DA1, and DA0. The host shall keep
CS0-, CS1-, DA2, DA1, and DA0 negated until after negating DMACK- at
the end of the burst.
6)
Steps (3), (4) and (5) shall have occurred at least t
ACK
before the host asserts
DMACK-. The host shall keep DMACK- asserted until the end of an Ultra
DMA burst.
7)
The host shall release DD (15:0) within t
AZ
after asserting DMACK-.
8)
The device may assert DSTROBE t
ZIORDY
after the host has asserted DMACK-.
Once the device has driven DSTROBE the device shall not release
DSTROBE until after the host has negated DMACK- at the end of an Ultra
DMA burst.
Содержание MHJ2181AT
Страница 1: ...C141 E088 03EN MHJ2181AT MHK2120AT MHK2090AT MHK2060AT DISK DRIVES PRODUCT MANUAL ...
Страница 3: ...This page is intentionally left blank ...
Страница 5: ...This page is intentionally left blank ...
Страница 9: ...This page is intentionally left blank ...
Страница 11: ...This page is intentionally left blank ...
Страница 13: ...This page is intentionally left blank ...
Страница 37: ...This page is intentionally left blank ...
Страница 40: ...3 1 Dimensions C141 E088 03EN 3 3 Figure 3 1 Dimensions MHK series 2 2 ...
Страница 51: ...Installation Conditions 3 14 C141 E088 03EN Figure 3 15 Example 2 of Cable Select ...
Страница 56: ...4 3 Circuit Configuration C141 E088 03EN 4 5 Figure 4 2 Circuit Configuration 16 bit ...
Страница 73: ...This page is intentionally left blank ...
Страница 175: ...Interface 5 102 C141 E088 03EN Figure 5 10 Data transfer timing ...
Страница 192: ...6 1 Device Response to the Reset C141 E088 03EN 6 3 Figure 6 1 Response to power on 31 sec 30 sec ...
Страница 213: ...This page is intentionally left blank ...
Страница 217: ...This page is intentinally left blank ...
Страница 219: ...This page is intentionally left blank ...
Страница 224: ...This page is intentinally left blank ...
Страница 227: ......