Interface
5-92
C141-E088-03EN
7)
If DSTROBE is negated, the device shall assert DSTROBE within t
LI
after the host has asserted STOP. No data shall be transferred during this
assertion. The host shall ignore this transition on DSTROBE.
DSTROBE shall remain asserted until the Ultra DMA burst is
terminated.
8)
If the host has not placed the result of its CRC calculation on DD (15:0)
since first driving DD (15:0) during (6), the host shall place the result of
its CRC calculation on DD (15:0) (see 5.5.5).
9)
The host shall negate DMACK- no sooner than t
MLI
after the device has
asserted DSTROBE and negated DMARQ and the host has asserted
STOP and negated HDMARDY-, and no sooner than t
DVS
after the host
places the result of its CRC calculation on DD (15:0).
10) The device shall latch the host's CRC data from DD (15:0) on the
negating edge of DMACK-.
11) The device shall compare the CRC data received from the host with the
results of its own CRC calculation. If a miscompare error occurs during
one or more Ultra DMA bursts for any one command, at the end of the
command the device shall report the first error that occurred (see 5.5.5).
12) The device shall release DSTROBE within t
IORDYZ
after the host negates
DMACK-.
13) The host shall not negate STOP no assert HDMARDY- until at least t
ACK
after negating DMACK-.
14) The host shall not assert DIOR-, CS0-, CS1-, DA2, DA1, or DA0 until at
least t
ACK
after negating DMACK.
b)
Host terminating an Ultra DMA data in burst
The following steps shall occur in the order they are listed unless otherwise
specifically allowed (see 5.6.4.6 and 5.6.4.2 for specific timing
requirements):
1)
The host shall not initiate Ultra DMA burst termination until at least one
data word of an Ultra DMA burst has been transferred.
2)
The host shall initiate Ultra DMA burst termination by negating
HDMARDY-. The host shall continue to negate HDMARDY- until the
Ultra DMA burst is terminated.
3)
The device shall stop generating DSTROBE edges within t
RFS
of the host
negating HDMARDY-.
4)
If the host negates HDMARDY- within t
SR
after the device has generated
a DSTROBE edge, then the host shall be prepared to receive zero or one
additional data words. If the host negates HDMARDY- greater than t
SR
after the device has generated a DSTROBE edge, then the host shall be
prepared to receive zero, one or two additional data words. The
additional data words are a result of cable round trip delay and t
RFS
timing
for the device.
Содержание MHJ2181AT
Страница 1: ...C141 E088 03EN MHJ2181AT MHK2120AT MHK2090AT MHK2060AT DISK DRIVES PRODUCT MANUAL ...
Страница 3: ...This page is intentionally left blank ...
Страница 5: ...This page is intentionally left blank ...
Страница 9: ...This page is intentionally left blank ...
Страница 11: ...This page is intentionally left blank ...
Страница 13: ...This page is intentionally left blank ...
Страница 37: ...This page is intentionally left blank ...
Страница 40: ...3 1 Dimensions C141 E088 03EN 3 3 Figure 3 1 Dimensions MHK series 2 2 ...
Страница 51: ...Installation Conditions 3 14 C141 E088 03EN Figure 3 15 Example 2 of Cable Select ...
Страница 56: ...4 3 Circuit Configuration C141 E088 03EN 4 5 Figure 4 2 Circuit Configuration 16 bit ...
Страница 73: ...This page is intentionally left blank ...
Страница 175: ...Interface 5 102 C141 E088 03EN Figure 5 10 Data transfer timing ...
Страница 192: ...6 1 Device Response to the Reset C141 E088 03EN 6 3 Figure 6 1 Response to power on 31 sec 30 sec ...
Страница 213: ...This page is intentionally left blank ...
Страница 217: ...This page is intentinally left blank ...
Страница 219: ...This page is intentionally left blank ...
Страница 224: ...This page is intentinally left blank ...
Страница 227: ......