
253
CHAPTER 10 EXTERNAL INTERRUPT CONTROL BLOCK
10.3 External Interrupt Operation
When the request specified by the ELVR register is input after the request level and
enable register are set, this module issues an interrupt request signal to the interrupt
controller.
■
External interrupt operation
When the interrupt issued from this resource has the highest priority of all the interrupts issued
concurrently in the interrupt controller, the appropriate interrupt is generated.
Figure 10.3-1 "External interrupt operation" shows the operation for an external interrupt.
Figure 10.3-1 External interrupt operation
■
Return from stop state
When the rising or falling edge request is selected, the return from the stop state of the clock
stop mode is not performed.
■
Setting procedure for an external interrupt
To set the registers in the external interrupt block, follow the steps below.
1. Disable the appropriate bits of the enable interrupt register.
2. Set the appropriate bits of the external level register.
3. Clear the appropriate bits of the external interrupt request register.
4. Enable the appropriate bits of the enable interrupt register.
Steps 3 and 4 can be performed concurrently by writing 16-bit data.
Before setting registers included in this module, be sure to disable the enable-interrupt register.
In addition, before enabling the enable-interrupt register, be sure to clear the external interrupt
request register. This prevents interrupt sources from being accidentally generated when the
registers are set or interrupts are enabled.
C P U
E L V R
I C R
YY
I L
E I R R
C M P
C M P
E N I R
I C R
XX
I L M
External interrupt
Resource request
Interrupt controller
Interrupt source
Содержание MB91150 Series
Страница 1: ......
Страница 2: ......
Страница 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 10: ...vi ...
Страница 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Страница 174: ...158 CHAPTER 5 I O PORTS Note DDRI bit 6 is a test bit Always set the bit to 0 The value read from this bit is always 0 ...
Страница 178: ...162 CHAPTER 5 I O PORTS ...
Страница 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Страница 240: ...224 CHAPTER 8 PPG TIMER ...
Страница 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Страница 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Страница 362: ...346 CHAPTER 15 UART ...
Страница 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Страница 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Страница 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 510: ...494 INDEX ...
Страница 512: ......