
92
CHAPTER 3 MEMORY SPACE, CPU AND CONTROL UNIT
3.12.2 Sleep Status
Sleep status means the stoppage of the CPU clock and internal bus clock.
This status can reduce power consumption to some extent when no CPU operation is
necessary.
■
Block diagram of the sleep control block
Figure 3.12-2 "Block diagram of the sleep control block" shows a block diagram of the sleep
control block.
Figure 3.12-2 Block diagram of the sleep control block
■
Transition to the sleep status
To enter the sleep status, set bit 7 of STCR to 0 and bit 6 to 1.
After a sleep request is issued, the CPU enters a status in which it is not using the internal bus.
After this, the clocks stop in the following order:
CPU clock --> internal bus clock
Note:
To enter the sleep status, be sure to use the following routines:
1. Before writing to STCR, set the [CCK1, CCK0] and [PCK1, PCK0] bits of GCR to the same
value and then set the gear ratios of the CPU system clock and peripheral system clock to
the same value.
2. The value of the GCR CHC bit is arbitrary.
3. At least six consecutive NOP instructions are required immediately after writing to STCR.
SLEP
STCR
clear
Sleep status transition
request signal
Stop signal
Internal bus
Status transition control circuit
Status decoder
CPU
clock
generation
CPU clock
Internal interrupt
Internal reset
Internal
bus clock
generation
Internal clock generation circuit
Internal bus clock
Internal DMA clock
External bus clock
Internal
peripheral
clock
generation
Internal
DMA
clock
generation
External
clock
generation
Internal peripheral clock
Sleep status display signal
Clock stop
request signal
Clock release
request signal
Содержание MB91150 Series
Страница 1: ......
Страница 2: ......
Страница 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 10: ...vi ...
Страница 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Страница 174: ...158 CHAPTER 5 I O PORTS Note DDRI bit 6 is a test bit Always set the bit to 0 The value read from this bit is always 0 ...
Страница 178: ...162 CHAPTER 5 I O PORTS ...
Страница 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Страница 240: ...224 CHAPTER 8 PPG TIMER ...
Страница 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Страница 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Страница 362: ...346 CHAPTER 15 UART ...
Страница 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Страница 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Страница 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 510: ...494 INDEX ...
Страница 512: ......