61
CHAPTER 3 CPU
3.7.4
Standby Control Register (STBC)
The standby control register (STBC) controls the CPU to enter to sleep mode, stop
mode, sets the pin states in stop mode, and initiates software reset.
■
Standby control register (STBC)
Figure 3.7-1 Standby control register (STBC)
Address
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Initial value
0008
H
STP
SLP
SPL
RST
—
—
—
—
0001----
B
W
W
R/W
W
RST
Software reset bi t
Read
Wri te
0
—
Generates a reset signal for
four instruction cycles.
1
Reading always returns “1”.
No effect on operation.
SPL
Pin state specification b it
0
External pins hold their states prior to entering stop mode.
1
External pins go to high-impedance state on entering stop
SLP
Sleep b it
Read
Wri te
0
Reading always returns “0”.
No effect on operation.
1
—
Goes to sleep mode.
STP
Stop bit
Read
Wri te
0
Reading always returns “0”.
No effect on operation.
1
—
Goes to stop mode.
R/W : Readable and writable
W
: Write-only
—
: Unused
X
: Indeterminate
: Initial value
mode.
Содержание MB89950 Series
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MC 8L 8 BIT MICROCONTROLLER MB89950 950A Series HARDWARE MANUAL ...
Страница 4: ......
Страница 10: ...vi ...
Страница 34: ...20 CHAPTER 2 HANDLING DEVICES ...
Страница 134: ...120 CHAPTER 6 WATCHDOG TIMER ...
Страница 236: ...222 CHAPTER 10 UART ...
Страница 276: ...262 CHAPTER 12 LCD CONTROLLER DRIVER ...
Страница 310: ...296 APPENDIX ...
Страница 311: ...297 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 316: ...302 INDEX ...
Страница 318: ......