195
CHAPTER 10 UART
■
Selection of transfer clocks
The transfer clock can selected from the external clock (SCK pin), PWM timer or dedicated baud rate
generator by setting CS0 and CS1 bits of serial rate control register (SRC). In addition, the CR bit of SRC
and SMDE bit of serial mode control register 1 (SMC1) can determine which divider for the selected
transfer clock. Please refer to Table 10.1-2 "Clock ratio".
When using the dedicated baud rate generator, the input clock of the baud rate generator is selected by
PDS1 and PDS0 bits of serial mode control register 2 (SMC2). The ratio of dividing frequency is shown in
Table 10.1-3 "Dividing frequency of dedicated baud rate generator".
Table 10.1-2 Clock ratio
CS1
CS0
Clock input
CR
Asynchronous
Synchronous
0
0
External clock
0
1/16
1/1
1
1/64
0
1
PWM timer
0
1/16
1/2
1
1/64
1
0
Dedicated baud rate
generator
0
1/16
1/2
1
1/64
1
1
--
1/8
1/1
Table 10.1-3 Dividing frequency of dedicated baud rate generator
PDS1
PDS0
Dividing frequency
Input clock
0
0
1/4
CPU operating clock
0
1
1/6
CPU operating clock
1
0
1/13
CPU operating clock
1
1
1/65
CPU operating clock
Содержание MB89950 Series
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MC 8L 8 BIT MICROCONTROLLER MB89950 950A Series HARDWARE MANUAL ...
Страница 4: ......
Страница 10: ...vi ...
Страница 34: ...20 CHAPTER 2 HANDLING DEVICES ...
Страница 134: ...120 CHAPTER 6 WATCHDOG TIMER ...
Страница 236: ...222 CHAPTER 10 UART ...
Страница 276: ...262 CHAPTER 12 LCD CONTROLLER DRIVER ...
Страница 310: ...296 APPENDIX ...
Страница 311: ...297 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 316: ...302 INDEX ...
Страница 318: ......