116
CHAPTER 6 WATCHDOG TIMER
6.4
Operation of Watchdog Timer
The watchdog timer generates a watchdog reset when the watchdog timer counter
overflows.
■
Operation of watchdog timer
●
Activating watchdog timer
The watchdog timer is activated by writing "0101
B
" to the watchdog control bits in the watchdog control
register (WDTC: WTE3 to WTE0) for the first time after a reset.
Once activated, the watchdog timer cannot be stopped other than by a reset.
●
Clearing watchdog timer
The watchdog timer counter is cleared by writing "0101
B
" to the watchdog control bits in the watchdog
control register (WDTC: WTE3 to WTE0) for the second or subsequent times after a reset.
If the counter is not cleared within the interval time of the watchdog timer, the counter overflows and the
watchdog timer generates an internal reset signal for four instruction cycles.
●
Interval time of watchdog timer
The interval time changes depending on when the watchdog timer is cleared.
Figure 6.4-1 "Watchdog timer clear and interval time" shows the relationship between the watchdog timer
clear timing and the interval time.
The indicated times apply if the timebase timer output is selected as the count clock, and the main clock
oscillation frequency is 5 MHz.
Содержание MB89950 Series
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MC 8L 8 BIT MICROCONTROLLER MB89950 950A Series HARDWARE MANUAL ...
Страница 4: ......
Страница 10: ...vi ...
Страница 34: ...20 CHAPTER 2 HANDLING DEVICES ...
Страница 134: ...120 CHAPTER 6 WATCHDOG TIMER ...
Страница 236: ...222 CHAPTER 10 UART ...
Страница 276: ...262 CHAPTER 12 LCD CONTROLLER DRIVER ...
Страница 310: ...296 APPENDIX ...
Страница 311: ...297 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 316: ...302 INDEX ...
Страница 318: ......