COM Express Carrier Type 2
Page 63 of 103
Design Guide
Figure 20 PCI Clock Buffer Circuitry
In accordance with
PCI Local Bus Specification, Revision 2.3
, the PCI clock signal requires a rise and
fall time (slew rate) within 1 V/ns and 4 V/ns. The slew rate must be met across the minimum
peak-to-peak portion of the clock waveform, which is between 0.66 V and 1.98 V for 3.3 V clock
signaling. These parameters are very critical for EMI and must be observed during carrier board
layout when implementing the PCI Bus.
Figure 21 PCI Device Down Example (Dual UART)
Содержание COM Express Carrier
Страница 1: ...COM Express Carrier Type 2 Design Guide October 2009 Confidential and Proprietary ...
Страница 17: ...COM Express Carrier Type 2 Page 17 of 103 Design Guide Figure 1 COM Express Type 2 Connector ...
Страница 36: ...Page 36 of 103 COM Express Carrier Type 2 Design Guide Table 5 SDVO Layout Requirement ...
Страница 65: ...COM Express Carrier Type 2 Page 65 of 103 Design Guide separated as far as possible from other signal traces ...