Page 60 of 103
COM Express Carrier Type 2
Design
Guide
PCI_AD31
C48
PCI bus multiplexed
address and data lines
I/O 3.3V
PCI_C/BE0# D26
PCI
bus
byte enable line 0,
active low
I/O 3.3V
PCI_C/BE1# C33
PCI
bus
byte enable line 0,
active low
I/O 3.3V
PCI_C/BE2# C38
PCI
bus
byte enable line 0,
active low
I/O 3.3V
PCI_C/BE3# C44
PCI
bus
byte enable line 0,
active low
I/O 3.3V
PCI_DEVSEL#
C36
PCI bus Device Select,
active low
I/O 3.3V
PCI_Frame#
D36
PCI bus Frame control
line, active low
I/O 3.3V
PCI_IRDY#
C37
PCI bus Initiator Ready
control line, active low
I/O 3.3V
PCI_TRDY#
D35
PCI bus Target Ready
control line, active low
I/O 3.3V
PCI_STOP#
D34
PCI bus STOP control line,
active low
I/O 3.3V
PCI_PAR
D32
PCI bus parity
I/O 3.3V
PCI_PERR#
C34
Parity error; an external
PCI device drivers PERR#
by driving it low, when it
receives data that has a
parity error
I/O 3.3V
PCI_REQ0#
C22
PCI bus master request
input line, active low
I 3.3V
PCI_REQ1#
C19
PCI bus master request
input line, active low
I 3.3V
PCI_REQ2#
C17
PCI bus master request
input line, active low
I 3.3V
PCI_REQ3#
D20
PCI bus master request
input line, active low
I 3.3V
PCI_GNT0#
C20
PCI bus master grant
output line, active low
O 3.3V
PCI_GNT1#
C18
PCI bus master grant
output line, active low
O 3.3V
Содержание COM Express Carrier
Страница 1: ...COM Express Carrier Type 2 Design Guide October 2009 Confidential and Proprietary ...
Страница 17: ...COM Express Carrier Type 2 Page 17 of 103 Design Guide Figure 1 COM Express Type 2 Connector ...
Страница 36: ...Page 36 of 103 COM Express Carrier Type 2 Design Guide Table 5 SDVO Layout Requirement ...
Страница 65: ...COM Express Carrier Type 2 Page 65 of 103 Design Guide separated as far as possible from other signal traces ...