56
50
TESTO
O
Output for TEST. (open)
51
TESTI
I
Input for TEST. It fixed to “L” potential.
52
TESTI
I
Input for TEST. It fixed to “L” potential.
53
TESTO
O
Output for TEST. (open)
54
VDC
-
+2.5V Power for CORE.
55
DSADML
O
DSD Data output terminal for Lch Down Mix.
56
DSADMR
O
DSD Data output terminal for Rch Down Mix.
57
BCKASL
I
I/O selection terminal of the Bit clock for DSD data output. L=input (Slave), H=output (Master)
58
VSDSD
-
Ground terminal for DSD data output.
59
BCKAI
I
Bit clock input terminal for DSD data output.
Input a Bit clock into this terminal at the time of BCKASL=”L” potential.
60
BCKAO
O
Bit clock output terminal for DSD data output.
Bit clock output from this terminal at the time of BCKASL=”H” potential.
61
PHREFI
I
Reference phase signal input terminal for DSD output phase modulation.
62
PHREFO
O
Reference phase signal output terminal for DSD output phase modulation.
63
ZDFL
O
Lch zero-data detection flag (at the time of
μ
com setup).
It will be set to “H” if non-sound data continues 300 msecs.
64
DSAL
O
DSD data output terminal for Lch speaker.
65
ZDFR
O
Rch zero-data detection flag (at the time of
μ
com setup).
It will be set to “H” if non-sound data continues 300 msecs.
66
DSAR
O
DSD data output terminal for Rch speaker.
67
V
DD
SD
-
+3.3V Power for DSD data output.
68
ZDFC
O
Cch zero-data detection flag (at the time of
μ
com setup).
It will be set to “H” if non-sound data continues 300 msecs.
69
DSAC
O
DSD data output terminal for Cch speaker.
70
ZDFLFE
O
LFEch zero-data detection flag (at the time of
μ
com setup).
It will be set to “H” if non-sound data continues 300 msecs.
71
DSASW
O
DSD data output terminal for SWch speaker.
72
VSDSD
-
Ground for DSD data output.
73
ZDFLS
O
LSch zero-data detection flag (at the time of
μ
com setup).
It will be set to “H” if non-sound data continues 300 msecs.
74
DSALS
O
DSD data output terminal for LSch speaker.
75
ZDFRS
O
RSch zero-data detection flag (at the time of
μ
com setup).
It will be set to “H” if non-sound data continues 300 msecs.
76
DSARS
O
DSD data output terminal for RSch speaker.
77
V
DD
SD
O
+3.3V Power for DSD data output.
78
IOUT0
O
Data output terminal 0 for IEEE1394 link chip I/F.
79
IOUT1
O
Data output terminal 1 for IEEE1394 link chip I/F.
80
VSC
-
Ground for CORE.
81
IOUT2
O
Data output terminal 2 for IEEE1394 link chip I/F.
82
IOUT3
O
Data output terminal 3 for IEEE1394 link chip I/F.
83
VDC
-
+2.5V Power for CORE.
84
IOUT4
O
Data output terminal 4 for IEEE1394 link chip I/F.
85
IOUT5
O
Data output terminal 5 for IEEE1394 link chip I/F.
86
VSIO
-
Ground for I/O.
87
IANCO
O
Transmission information data output terminal for IEEE1394 link chip I/F.
88
IFULL
I
Data transmission hold request signal input terminal for IEEE1394 link chip I/F.
89
IEMPTY
I
High speed transmission request signal input terminal for IEEE1394 link chip I/F.
90
VDIO
-
+3.3V Power for I/O.
91
IFRM
O
Frame reference signal output terminal for IEEE1394 link chip I/F.
92
IOUTE
O
Enable signal output terminal for IEEE1394 link chip I/F.
93
IBCK
O
Data transmission clock output terminal for IEEE1394 link chip I/F.
94
VSC
-
Ground for CORE.
95
TESTI
I
TEST input terminal. It fixed to “H” potential.
Pin Name
I/O
Functions
Содержание DCD-A100
Страница 5: ...5 DIMENSION...
Страница 22: ...22 14 Click the Exit 15 Turn off DCD A100 16 Remove the SPK 581 form DCD A100...
Страница 24: ...24 4 Click the Setup in the menu bar and select the Setup File 5 Click Device tab...
Страница 26: ...26 8 Choose the Device is Blank And Click OK 9 Click Object File tab...
Страница 28: ...28 12 The place of the file is displayed...
Страница 29: ...29 13 Click Option 14 Choose Erase Without Password for 900 Family And Click OK...
Страница 32: ...32 TROUBLE SHOOTING 8U 210083 1 DIGITAL POWER UNIT...
Страница 33: ...33 8U 310040 SACD MODULE UNIT FE BE BLOCK...
Страница 34: ...34...
Страница 35: ...35 8U 310040 SACD MODULE UNIT DIGITAL BLOCK...
Страница 36: ...36...
Страница 37: ...37 8U 21003 7 AUDIO UNIT...
Страница 38: ...38 8U 310040 SACD MODULE UNIT USB BLOCK...
Страница 39: ...39...
Страница 40: ...40 8U 210084 DSP DIGITAL I O UNIT...
Страница 41: ...41...
Страница 42: ...42...
Страница 43: ...43 BLOCK DIAGRAM STAND BY TRANS ANALOG TRANS DIGITAL TRANS...
Страница 44: ...44 MEMO...
Страница 54: ...54 CXD2753R 310040 IC303 Pin Assignment Block Diagram...
Страница 62: ...62 TMP92FD28AFG 310040 IC803...
Страница 66: ...66 TC94A92FG 310040 IC802...
Страница 71: ...71 BD7956FS 310040 IC101 Block Diagram 1 27 54 28...
Страница 75: ...75 AK4399EQ 210083 IC106 Block Diagram...
Страница 76: ...76...
Страница 77: ...77...
Страница 81: ...81 8U 210084 DSP DIGITAL IO UNIT COMPONENT SIDE FOIL SIDE...
Страница 98: ...98 98 MEMO...
Страница 99: ...99 WIRING DIAGRAM...
Страница 104: ...104 MEMO...
Страница 106: ...106 POINTS OF GREASING Rib...
Страница 112: ...112 D E 3 2 6 5 Ditail E 29 30 31 32 Ditail D...
Страница 115: ...115 2 8U 210083 7 AUDIO UNIT P W B UNIT TEST POINT and WAVEFORMS 9 9 8 7 4 4 8 7 6 5 10 1 2 11 12 13 3 Component Side...
Страница 126: ...8 7 6 5 4 3 2 1 A B C D E F SCHEMATIC DIAGRAMS 8 9 8U 210083 3 ANALOG POWER UNIT...