MB95710M Series
MB95770M Series
Document Number: 002-09307 Rev. *D
Page 145 of 172
F
CH
(Main oscillation clock)
Divided by 2
Divided by 2
Divided by 2
F
CRH
(Main CR clock)
F
MCRPLL
(Main CR PLL clock)
F
CL
(Suboscillation clock)
F
CRL
(Sub-CR clock)
F
MPLL
(Main PLL clock)
SCLK
(Source clock)
MCLK
(Machine clock)
Machine clock divide ratio select bits
(SYCC:DIV[1:0])
Clock mode select bits
(SYCC:SCS[2:0])
Division circuit
×
×
×
×
1
1/4
1/8
1/16
• Schematic diagram of the clock generation block
Operating voltage (V)
A/D converter operation range
5.5
3 MHz
16 kHz
10 MHz
16.25 MHz
Source clock frequency (F
SP
/F
SPL
)
5.0
4.5
4.0
3.5
3.0
2.5
2.0
1.8
1.5
0.0
≈
• Operating voltage - Operating frequency (T
A
=
−
40 °C to
+
85 °C)