background image

 

CY7C1231H

Document #: 001-00207 Rev. *B

Page 5 of 12

Linear Burst Address Table (MODE = GND)

First 

Address

A1, A0

Second

Address

A1, A0

Third 

Address

A1, A0

Fourth

Address

A1, A0

00

01

10

11

01

10

11

00

10

11

00

01

11

00

01

10

Interleaved Burst Sequence

First

Address

Second

Address

Third

Address

Fourth

Address

A1, A0

A1, A0

A1, A0

A1, A0

00

01

10

11

01

00

11

10

10

11

00

01

11

10

01

00

ZZ Mode Electrical Characteristics

Parameter

Description

Test Conditions

Min.

Max.

Unit

I

DDZZ

Sleep mode standby current

ZZ > V

DD

 −

 0.2V

40

mA

t

ZZS

Device operation to ZZ

ZZ > V

DD

 

 0.2V

2t

CYC

ns

t

ZZREC

ZZ recovery time

ZZ < 0.2V

2t

CYC

ns

t

ZZI

ZZ Active to sleep current

This parameter is sampled

2t

CYC

ns

t

RZZI

ZZ inactive to exit sleep current

This parameter is sampled

0

ns

Truth Table

[2, 3, 4, 5, 6, 7, 8]

Operation

Address 

Used

CE

1

CE2 CE

3

ZZ ADV/LD WE BW

X

OE CEN CLK

DQ

Deselect Cycle

None

H

X

X

L

L

X

X

X

L

L->H

Tri-State

Deselect Cycle

None

X

X

H

L

L

X

X

X

L

L->H

Tri-State

Deselect Cycle

None

X

L

X

L

L

X

X

X

L

L->H

Tri-State

Continue Deselect Cycle

None

X

X

X

L

H

X

X

X

L

L->H

Tri-State

READ Cycle (Begin Burst)

External

L

H

L

L

L

H

X

L

L

L->H Data Out (Q)

READ Cycle (Continue Burst)

Next

X

X

X

L

H

X

X

L

L

L->H Data Out (Q)

NOP/DUMMY READ (Begin Burst)

External

L

H

L

L

L

H

X

H

L

L->H

Tri-State

DUMMY READ (Continue Burst)

Next

X

X

X

L

H

X

X

H

L

L->H

Tri-State

WRITE Cycle (Begin Burst)

External

L

H

L

L

L

L

L

X

L

L->H

Data In (D)

WRITE Cycle (Continue Burst)

Next

X

X

X

L

H

X

L

X

L

L->H

Data In (D)

NOP/WRITE ABORT (Begin Burst)

None

L

H

L

L

L

L

H

X

L

L->H

Tri-State

WRITE ABORT (Continue Burst)

Next

X

X

X

L

H

X

H

X

L

L->H

Tri-State

IGNORE CLOCK EDGE (Stall)

Current

X

X

X

L

X

X

X

X

H

L->H

Sleep MODE

None

X

X

X

H

X

X

X

X

X

X

Tri-State

Truth Table for Read/Write 

[2, 3]

Function

WE

BW

A

BW

B

Read

H

X

X

Write – No bytes written

L

H

H

Write Byte A – (DQ

and

 

DQP

A

)

L

H

H

Write Byte B – (DQ

and

 

DQP

B

)

L

H

H

Write All Bytes

L

L

L

Notes: 

2. X = “Don't Care.” H = Logic HIGH, L = Logic LOW. BWx = 0 signifies at least one Byte Write Select is active, BWx = Valid signifies that the desired byte write 

selects are asserted, see Truth Table for details.

3. Write is defined by BW

[A:B]

, and WE. See Truth Table for Read/Write.

4. When a write cycle is detected, all I/Os are tri-stated, even during byte writes.
5. The DQs and DQP

[A:B]

 pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock.

6. CEN = H, inserts wait states.
7. Device will power-up deselected and the I/Os in a tri-state condition, regardless of OE.
8. OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle DQs and DQP

[A:B]

 = Tri-state when 

OE is inactive or when the device is deselected, and DQs and DQP

[A:B]

 = data when OE is active.

[+] Feedback 

Содержание CY7C1231H

Страница 1: ...g transferred on every clock cycle This feature dramatically improves the throughput of data through the SRAM especially in systems that require frequent Write Read transitions All synchronous inputs...

Страница 2: ...NC VSS VDDQ NC NC NC NC NC NC VDDQ VSS NC NC DQB DQB VSS VDDQ DQB DQB NC VDD NC VSS DQB DQB VDDQ VSS DQB DQB DQPB NC VSS VDDQ NC NC NC A A CE 1 CE 2 NC NC BW B BW A CE 3 V DD V SS CLK WE CEN OE NC 18...

Страница 3: ...uring the data portion of a write sequence during the first clock when emerging from a deselected state when the device has been deselected CEN Input Synchronous Clock Enable Input active LOW When ass...

Страница 4: ...HIGH input on ADV LD will increment the internal burst counter regardless of the state of Chip Enable inputs or WE WE is latched at the beginning of a burst cycle Therefore the type of access Read or...

Страница 5: ...READ Continue Burst Next X X X L H X X H L L H Tri State WRITE Cycle Begin Burst External L H L L L L L X L L H Data In D WRITE Cycle Continue Burst Next X X X L H X L X L L H Data In D NOP WRITE ABO...

Страница 6: ...H Voltage for 3 3V I O 2 0 VDD 0 3V V for 2 5V I O 1 7 VDD 0 3V VIL Input LOW Voltage 9 for 3 3V I O 0 3 0 8 V for 2 5V I O 0 3 0 7 IX Input Leakage Current except ZZ and MODE GND VI VDDQ 5 5 A Input...

Страница 7: ...ow standard test methods and procedures for measuring thermal impedance per EIA JESD51 30 32 C W JC Thermal Resistance Junction to Case 6 85 C W AC Test Loads and Waveforms Note 11 Tested initially an...

Страница 8: ...after CLK Rise 0 5 ns tWEH WE BW A B Hold after CLK Rise 0 5 ns tCENH CEN Hold after CLK Rise 0 5 ns tDH Data Input Hold after CLK Rise 0 5 ns tCEH Chip Enable Hold after CLK Rise 0 5 ns Notes 12 Tim...

Страница 9: ...nce is determined by the status of the MODE 0 Linear 1 Interleaved Burst operations are optional WRITE D A1 1 2 3 4 5 6 7 8 9 CLK tCYC tCL tCH 10 CE tCEH tCES WE CEN tCENH tCENS BW A B ADV LD tAH tAS...

Страница 10: ...uth Table for all possible signal conditions to deselect the device 23 I Os are in tri state when exiting ZZ sleep mode Switching Waveforms continued READ Q A3 4 5 6 7 8 9 10 A3 A4 A5 D A4 1 2 3 CLK C...

Страница 11: ...ZBT is a trademark of Integrated Device Technology Inc All product and company names mentioned in this document are the trademarks of their respective holders Ordering Information Not all of the spee...

Страница 12: ...conductor Corporation on Page 1 from 3901 North First Street to 198 Champion Court Removed 100 MHz Speed bin Changed Three State to Tri State Modified Input Load to Input Leakage Current except ZZ and...

Отзывы: