![Curtiss-Wright DTI-VME/S Скачать руководство пользователя страница 67](http://html.mh-extra.com/html/curtiss-wright/dti-vme-s/dti-vme-s_user-manual_2700303067.webp)
REMOTE TERMINAL
Bit 12
Reserved
Bit 11
Illegalize Broadcast Mode Code (with Data Word)
If this bit is enabled, the RT does not accept a Broadcast Mode Code with Data Word sent to the
RT. If via the Standard Interrupt Enable Register (09), Illegal Broadcast Command Received
events are enabled, this bit is set, the RT transacts this mode code with data and this bit equals 1,
an Illegal Broadcast Command Received standard priority interrupt occurs. (This interrupt sets
the Broadcast Command Bit and Message Error Bit in the message status word and the status
word, but does not send them onto the 1553 bus.)
Bit 10
Illegalize Transmit Mode Code (with Data Word)
If this bit is enabled, the RT responds to a Transmit Mode Code with Data Word sent to its mode
subaddress with the Message Error Bit set in the status and no data word. If via the Standard
Interrupt Enable Register (09), Illegal Command events are enabled, this bit is set and the RT
transacts this mode code, an Illegal Command standard priority interrupt occurs. (This interrupt
also sets the Message Error Bit in the message status word.) This bit notifies you of attempts to
transact the broadcast mode code.
Bit 9
Illegalize Receive Mode Code (with Data Word)
If this bit is enabled, the RT responds to a Receive Mode Code with Data Word sent to its mode
subaddress with the Message Error Bit set in the status. When this bit is enabled, a bus message
has been sent to an illegal mode code with data in the receive direction. If, via the Standard
Interrupt Enable Register (09), Illegal Command events are enabled, this bit is set, an Illegal
Command standard priority interrupt occurs when the RT transacts this mode code with data (and
also sets the Message Error Bit in the message status word). Mode codes may also be validated
using this bit.
Bit 8
Interrupt When Mode Code (with Data Word) is Transacted
This bit allows an interrupt to be generated when this mode code with data is transacted. When
the RT transacts this mode code with data a Subaddress Event Interrupt occurs. Enabling this bit,
makes monitoring activity to/from a specific subaddress easy.
Bit 7
Interrupt When Index is Equal to Zero
Used in conjunction with Bits 6 through 0 to define a Subaddress Event Interrupt event. When
Bits 6 through 0 change from 1 to 0 and Bit 7 equals 1, a Subaddress Event Interrupt occurs. The
host is notified when all message buffers of a particular mode code with data block fill up,
maximizing the integrity of stored data.
Bits 6-0
Index
The maximum number of messages stored per mode code with data before overwriting occurs is
128. The initial value per mode code with data is user-definable up to 128. When a message is
stored to a mode code with data block, the particular index is decremented by 1. This index is
not decremented if an invalid command is received or if the index field equals 0.
6.3.2 Message Status Pointer
The Message Status Pointer links RT status information to each mode code with data word
message. This 16-bit onboard RAM pointer specifies the location of the RT status information.
Bit 15
Subsystem Failure
This bit indicates that the SSYSF (subsystem failure) signal was asserted just before the status
word transferred to memory. This signal corresponds to Pin 2 of the external port.
Bit 14
Broadcast Message
This bit indicates that the broadcast message was received at this subaddress.
Copyright 2004
6-7
DTI-VME/S
Содержание DTI-VME/S
Страница 1: ...DTI VME S User Manual Document No T T MU DTXXVS A 0 A2 ...
Страница 2: ......
Страница 8: ...TABLE OF CONTENTS This page intentionally left blank Copyright 2004 iv DTI VME S ...
Страница 28: ...GETTING STARTED This page intentionally left blank Copyright 2004 2 14 DTI VME S ...
Страница 48: ...REGISTERS This page intentionally left blank Copyright 2004 3 20 DTI VME S ...
Страница 76: ......
Страница 77: ...8 INDEX INDEX Copyright 2004 INDEX 1 DTI VME S ...
Страница 78: ......