![Curtiss-Wright DTI-VME/S Скачать руководство пользователя страница 57](http://html.mh-extra.com/html/curtiss-wright/dti-vme-s/dti-vme-s_user-manual_2700303057.webp)
BUS CONTROLLER
Bit 14
Skip.
If this bit is enabled with a value of 1, the bus instruction associated with the bus message is
skipped. If the inter-message timer is enabled, the timer value expires before proceeding to the
next bus message.
Example
If the timer is set for 64 microseconds, the next command block is executed 64 microseconds later.
Bit 13
Interrupt and Continue.
If this bit set, a standard interrupt is asserted when this instruction is transacted.
Bit 12
Polling.
Enables polling. The contents of the least significant 11 bits of the RTs status word are added
with the value of the Polling Compare Register. You may then generate an interrupt.
Bit 11
Automatic Retry Enable.
Enables retries and operates with the Control Register to specify how retries are handled: On the
same or opposite bus, Busy Bit set in RT status response, message error set in RT status
response, response time out, message error detected by the BC and retry count (1 - 4).
Bit 10
End of Buslist.
If set, indicates this instruction is the last Command Block instruction in the buslist.
Bit 9
Message Type is RT-to-RT Transfer.
Identifies the bus instruction as an RT-to-RT transfer.
Bit 8
Monitor RT-to-RT Transfer.
Specifies RT-to-RT monitoring for the message enabled. Because the data is stored in the BC’s
data buffer, you can read data received/transmitted between the two RTs.
Bits 7-0
Intermessage Timing.
These bits define the period of time from the start of the currently executing Command Block
instruction to the start of the next sequential Command Block buslist. They are enabled by a
value greater than the time needed to complete the current message or a non-zero value used in
conjunction with the Skip Bit in the control word.
The inter-message timer operates on a 16-microsecond resolution (Figure 5-2). If you require
between 4,080 and 4,095 microseconds delay between the start of the current bus instruction and
the start of the next sequential Command Block instruction, use a value of 1111 1111.
Bus M MIL-STD-1553B Intermessage Gap
Bus M MIL-STD-1553B Intermessage Gap
Programmable Intermessage Timer
(From Start of One Bus Message to the Start of the Next Bus Message
Figure 5-
2
.
Intermessage
Timer
NOTE:
If the intermessage timer is enabled and the Skip Bit is set, the timer provides the
programmed delay before proceeding. If the current bus instruction exceeds the inter-
message timer delay, the next message begins as if the timer was not enabled.
Copyright 2004
5-3
DTI-VME/S
Содержание DTI-VME/S
Страница 1: ...DTI VME S User Manual Document No T T MU DTXXVS A 0 A2 ...
Страница 2: ......
Страница 8: ...TABLE OF CONTENTS This page intentionally left blank Copyright 2004 iv DTI VME S ...
Страница 28: ...GETTING STARTED This page intentionally left blank Copyright 2004 2 14 DTI VME S ...
Страница 48: ...REGISTERS This page intentionally left blank Copyright 2004 3 20 DTI VME S ...
Страница 76: ......
Страница 77: ...8 INDEX INDEX Copyright 2004 INDEX 1 DTI VME S ...
Страница 78: ......