CM1K Hardware User’s Manual
38
6
CM1K buses and control lines
This chapter describes the buses, control lines and interrupt lines of the CM1K chip.
Symbol
Type
Description
Configuration lines
VCC
Core power supply (1.2v)
VCCIO
IO power supply line (3.3 v)
GND
Ground line
S_CHIP
Single chip mode
DCI
Input
Daisy Chain In
DCO
Output Daisy Chain Out
I2C_EN
Input
I2C enable
RECO_EN
Input
Recognition enable
V_EN
Input
Video enable
Clock and Reset
G_CLK
Input
System clock
G_RESET_
Hardware reset
CS_
Input
Enable chip activity
Parallel bus
DS
Bidir
Data strobe line
R/W_
Bidir
Read/Write
REG[0:4]
Bidir
Register
DATA[0-15]
Bidir
Data
UNC_
Bidir
Uncertain_low line
Neuron output lines
ID_
Bidir
Identified_low line
RDY
Bidir
Ready line
I2C bus
I2C_SDA
Bidir
I2C serial data line
I2C_SDK
Input
I2C clock
Digital input bus
V_CLK
Input
Video clock
V_FV
Input
Video frame valid
V_LV
Input
Video line valid
V_DATA[0:7]
Input
Video data line 0
Output lines
DIST_VAL
Output Distance valid line
CAT_VAL
Output Category valid line
B_BSY
Output Bus busy line