BL602/604 Reference Manual
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TCI
EN
PROTECT
DI
SI
RSVD
IMTM
MODE
DTW
STW
DBS
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DBS
SBS
TS
Bits
Name
Type
Reset
Description
31
TCIEN
R/W
0
Terminal count interrupt enable bit. It controls whether the
current LLI is expected to trigger the terminal count inter-
rupt.
30:28
PROTECT
R/W
0
Protection.
27
DI
R/W
1
Destination increment. When set, the Destination address
is incremented after each transfer.
26
SI
R/W
1
Source increment. When set, the source address is incre-
mented after each transfer.
25
RSVD
24
IMTMMODE
R/W
0
In Memory-to-memory mode, Set this bit high when Src
data size is larger than Dst.
23:21
DTW
R/W
3’b010
Destination transfer width: 8/16/32
20:18
STW
R/W
3’b010
Source transfer width: 8/16/32
17:15
DBS
R/W
3’b001
Destination burst size: 1/4/8/16
14:12
SBS
R/W
3’b001
Source burst size: 1/4/8/16. Note CH FIFO Size is 16Bytes
and SBSize*Swidth should <= 16B
11:0
TS
R/W
0
Transfer size: 0 4095. Number of data transfers left to
complete when the SMDMA is the flow controller.
6.5.19 DMA_C0Config
Address
:
0x4000c110
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
LLICOUNT
RSVD
HALT
AC
TIVE
LOCK
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TCIM
IEM
FLOWCTRL
DSTPH
SRCPH
CHEN
Bits
Name
Type
Reset
Description
31:30
RSVD
BL602/604 Reference Manual
84/ 195
@2020 Bouffalo Lab