AT90S/LS4434 and AT90S/LS8535
73
•
MISO – Port B, Bit 6
MISO: Master data input, slave data output pin for SPI channel. When the SPI is enabled as a master, this pin is configured
as an input regardless of the setting of DDB6. When the SPI is enabled as a slave, the data direction of this pin is controlled
by DDB6. When the pin is forced to be an input, the pull-up can still be controlled by the PORTB6 bit. See the description of
the SPI port for further details.
•
MOSI – Port B, Bit 5
MOSI: SPI Master data output, slave data input for SPI channel. When the SPI is enabled as a slave, this pin is configured
as an input regardless of the setting of DDB5. When the SPI is enabled as a master, the data direction of this pin is con-
trolled by DDB5. When the pin is forced to be an input, the pull-up can still be controlled by the PORTB5 bit. See the
description of the SPI port for further details.
•
SS – Port B, Bit 4
SS: Slave port select input. When the SPI is enabled as a slave, this pin is configured as an input regardless of the setting
of DDB4. As a slave, the SPI is activated when this pin is driven low. When the SPI is enabled as a master, the data direc-
tion of this pin is controlled by DDB4. When the pin is forced to be an input, the pull-up can still be controlled by the
PORTB4 bit. See the description of the SPI port for further details.
•
AIN1 – Port B, Bit 3
AIN1, Analog Comparator Negative Input. When configured as an input (DDB3 is cleared [zero]) and with the internal MOS
pull-up resistor switched off (PB3 is cleared [zero]), this pin also serves as the negative input of the on-chip Analog Com-
parator. During Power-down Mode, the Schmitt trigger of the digital input is disconnected. This allows analog signals that
are close to V
CC
/2 to be present during power-down without causing excessive power consumption.
•
AIN0 – Port B, Bit 2
AIN0, Analog Comparator Positive Input. When configured as an input (DDB2 is cleared [zero]) and with the internal MOS
pull-up resistor switched off (PB2 is cleared [zero]), this pin also serves as the positive input of the on-chip Analog Compar-
ator. During Power-down Mode, the Schmitt trigger of the digital input is disconnected. This allows analog signals that are
close to V
CC
/2 to be present during power-down without causing excessive power consumption.
•
T1 – Port B, Bit 1
T1, Timer/Counter1 counter source. See the timer description for further details.
•
T0 – Port B, Bit 0
T0: Timer/Counter0 counter source. See the timer description for further details.