95
ATmega161(L)
1228B–09/01
Figure 62.
Port B Schematic Diagram (Pin PB6)
Figure 63.
Port B Schematic Diagram (Pin PB7)
DA
TA
B
U
S
D
D
Q
Q
RESET
RESET
C
C
WD
WP
RD
MOS
PULL-
UP
PB6
R
R
WP:
WD:
RL:
RP:
RD:
SPE:
MSTR
WRITE PORTB
WRITE DDRB
READ PORTB LATCH
READ PORTB PIN
READ DDRB
SPI ENABLE
MASTER SELECT
DDB6
PORTB6
SPE
MSTR
SPI SLAVE
OUT
SPI MASTER
IN
RL
RP
DA
TA
B
U
S
D
D
Q
Q
RESET
RESET
C
C
WD
WP
RD
MOS
PULL-
UP
PB7
R
R
WP:
WD:
RL:
RP:
RD:
SPE:
MSTR
WRITE PORTB
WRITE DDRB
READ PORTB LATCH
READ PORTB PIN
READ DDRB
SPI ENABLE
MASTER SELECT
DDB7
PORTB7
SPE
MSTR
SPI ClLOCK
OUT
SPI CLOCK
IN
RL
RP