![ASTRO VG-870B Скачать руководство пользователя страница 133](http://html1.mh-extra.com/html/astro/vg-870b/vg-870b_instruction-manual_2990997133.webp)
Chapter 4
INTERFACE SETTINGS
115
<iTMDS (4K×2K) unit setting parameters>
This sets On or Off for each channel.
The same settings as the ones described in “4.1.1 Setting the output
interfaces to ON or OFF” can also be established.
0
Off
No output.
(1)
Output 1ch (0/1)
Output 2ch (0/1)
Output Quad 1,2ch (0/1)
Output Quad 3,4ch (0/1)
1
On
Output.
This sets the output signal format.
0
DVI
The signals are output as DVI compatible
signals.
Eight bits per link are output.
(2)
iTMDS or DVI (0/1)
1
iTMDS
The signals are output as iTMDS signals.
Twelve bits per link are output.
This sets the bit length and link format of the images to be output from
iTMDS. A setting which is independent of the bit length for pattern drawing
can be selected. It is also possible to select the bit length automatically. The
portion by which the bit length for pattern drawing exceeds the bit length
which has been set here is discarded. A deficient portion is filled with zeros.
When the dot clock frequency is in the range of 25 MHz to 165 MHz,
Single Link can be selected, and the data can be distributed to and output
from output channels 1 and 2. With the VM-1824-A, the data can be
distributed to and output from channels 1, 2, 3 and 4.
When the dot clock frequency is in the range of 50 MHz to 330 MHz, Dual
Link can be selected, and the data can be distributed to and output from
output channels 1 and 2. With the VM-1824-A, the data of channels 1 and
2 and the data of channels 3 and 4 are combined and output by Dual Link.
When the dot clock frequency is in the range of 296 MHz to 660 MHz,
Quad Link can be selected, and the data can be output using output
channels 1 and 2. With the VM-1824-A, the data of channels 1, 2, 3 and 4
is combined and output by Quad Link.
When the dot clock frequency is in the range of 592 MHz to 1320 MHz, by
selecting Octal Link and by using two output boards, the data can be
output by combining the data of board #1 output channels 1 and 2 and the
data of board #2 output channels 1 and 2. With the VM-1824-A, the data
of board #1 channels 1, 2, 3 and 4 and data of board #2 channels 1, 2, 3
and 4 are combined and output by Octal Link.
* In
the
Quad Link
or
Octal Link
mode, the
4K×2K screen splitting
operation
which uses the frame memory on the board or boards is
performed.
* With
the
VM-1824-A
, the Dual Link outputs of the
VM-1824
are replaced
with Single Link outputs. Channel 1 of Dual Link corresponds to channels
1 and 2 of Single Link. Similarly, channel 2 of Dual Link corresponds to
channels 3 and 4 of Single Link.
“4.1.5 Setting the bit length (gray scale) for pattern drawing”
0
Single (8bit)
The data is output by Single Link from output
channels 1 and 2. The portion by which the bit
length for pattern drawing exceeds 8 bits is
discarded. (Max. 12 bits with the iTMDS format)
1
Dual (8bit)
The data is output by Dual Link from output
channels 1 and 2. The portion by which the bit
length for pattern drawing exceeds 8 bits is
discarded. (Max. 12 bits with the iTMDS format)
(3)
Mode (0/6)
2
Quad (8bit)
The data is output by Quad Link using output
channels 1 and 2. The portion by which the bit
length for pattern drawing exceeds 8 bits is
discarded. (Max. 12 bits with the iTMDS format)
The
4K×2K screen splitting operation
which
uses the frame memory on the board is
performed. For details on the screen splitting
method, refer to “Split” in the next section.
Содержание VG-870B
Страница 1: ...Programmable Video Signal Generator VG 870B 871B 873 874 Instruction Manual Ver 3 80 ...
Страница 2: ......
Страница 4: ......
Страница 14: ...x ...
Страница 58: ...40 ...
Страница 220: ...202 4 12 8 DDC CI For further details on the setting procedure refer to 6 13 4 DDC CI ...
Страница 229: ...Chapter 4 INTERFACE SETTINGS 211 Set LFE Playback Level 0 Unknown 1 0dB Playback 12 LFE PB Level 2 10dB Playback ...
Страница 286: ...268 ...
Страница 300: ...282 7 Interval 0 to 60 Interval The interval at which the V chip data is transmitted is set in 1 second increments ...
Страница 362: ...344 0 1 2 3 4 5 6 ...
Страница 394: ...376 ...
Страница 426: ...408 ...
Страница 450: ...432 ...
Страница 537: ...Chapter 11 SPECIFICATIONS 519 F0H letters me 1 F1H letters me 2 VESA specifications ...
Страница 538: ...520 F2H Chinese character AI F3H Chinese character BI ...
Страница 539: ...Chapter 11 SPECIFICATIONS 521 F4H Chinese character TAKA F5H Chinese character KIRI ...
Страница 540: ...522 F6H Chinese character KEN F7H Burst ...
Страница 541: ...Chapter 11 SPECIFICATIONS 523 11 3 4 Character pattern data 5 7 character pattern table 1 of 2 ...
Страница 542: ...524 5 7 character pattern table 2 of 2 ...
Страница 543: ...Chapter 11 SPECIFICATIONS 525 7 9 character pattern table 1 of 2 ...
Страница 544: ...526 7 9 character pattern table 2 of 2 8 9 dots are used for 80H to 8FH ...
Страница 545: ...Chapter 11 SPECIFICATIONS 527 16 16 character pattern table 1 of 4 ...
Страница 546: ...528 16 16 character pattern table 2 of 4 ...
Страница 547: ...Chapter 11 SPECIFICATIONS 529 16 16 character pattern table 3 of 4 ...
Страница 548: ...530 16 16 character pattern table 4 of 4 ...
Страница 554: ...536 ...