Table A6-22 L2 tag location encoding
Bit fields of Rd
Description
[31:24]
RAMID =
0x10
[23:21]
Reserved
[20:18]
Way (0->7)
[17:16]
Reserved
[15:6]
Index[15:6]
[5:0]
Reserved
Table A6-23 L2 data location encoding
Bit fields of Rd
Description
[31:24]
RAMID =
0x11
[23:21]
Reserved
[20:18]
Way (0->7)
[17:16]
Reserved
[15:4]
Index[15:4]
[3:0]
Reserved
Table A6-24 L2 victim location encoding
Bit fields of Rd
Description
[31:24]
RAMID =
0x12
[23:16]
Reserved
[15:6]
Index[15:6]
[5:0]
Reserved
The following table shows the data that is returned from accessing the L2 tag RAM when L2 is
configured with a 128KB cache size.
A6 Level 1 memory system
A6.6 Direct access to internal memory
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
A6-89
Non-Confidential
Содержание Cortex-A76 Core
Страница 4: ......
Страница 22: ......
Страница 23: ...Part A Functional description ...
Страница 24: ......
Страница 119: ...Part B Register descriptions ...
Страница 120: ......
Страница 363: ...Part C Debug descriptions ...
Страница 364: ......
Страница 401: ...Part D Debug registers ...
Страница 402: ......
Страница 589: ...Part E Appendices ...
Страница 590: ......