A
A
B
B
C
C
D
D
E
E
4
4
3
3
2
2
1
1
JP7 JP8
1-2 1-2 Single Processor
1-2 2-3 Processor 1
2-3 1-2 Processor 2
2-3 2-3 INVALID
Initially both should be
installed
When not used jumper pins
7 - 8
9 - 10
JP6
1-2 Host Boot
2-3 EPROM Boot
Initially JP6 = 2-3
65-000299- 02 (1125-01-001-0201)
2.0
ADSP-21065L EZ- LAB
Ana log Devices, Inc.
One Tech nology Way.
B
7
8
Wed nesday, November 18, 1998
Proc. Main
Norwood, MA 02062
Kris Stafford
{Filename}
Title
Size
Documen t Number
Rev
Date
Sheet
of
Approved
Drawn By
Filename
Designed by Paragon Innovations, Inc .
email: info@paragon-t x.com
D10
D14
D11
D27
D4
D31
D30
D21
D8
D15
D28
D16
D20
D6
D26
D0
D7
D23
D17
D1
D29
D19
D18
D25
D22
D2
D5
D9
D24
SDA10
RAS#
CAS#
SDWE
#
DQ
M
SDCKE
SDCLK
0
FLAG4
FLAG5
FLAG6
FLAG7
FLAG8
FLAG9
MS0#
MS1#
MS2#
MS3#
RD#
WR#
SW#
BR1#
BR2#
ID0
ID1
HBR#
CS#
REDY#
D13
D12
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A10
A11
A12
A13
A14
A15
A16
A17
A18
A19
A20
A21
A22
A23
FLAG0
FLAG1
FLAG2
FLAG3
D3
+3.3Vcc
+3.3Vcc
+3.3Vcc
+3.3Vcc
+3.3Vcc
+3.3Vcc
+3.3Vcc
+3.3Vcc
+3.3Vcc
+3.3Vcc
+3.3Vcc
R48
10K
U18
ADSP-21065L
A0
195
A1
194
A2
193
A3
190
A4
189
A5
188
A6
185
A7
184
A8
183
A9
180
A10
179
A11
178
A12
175
A13
174
A14
173
A15
171
A16
170
A17
169
A18
166
A19
165
A20
164
A21
162
A22
161
A23
160
D0
82
D1
83
D2
84
D3
86
D4
87
D5
88
D6
90
D7
91
D8
92
D9
96
D10
97
D11
98
D12
100
D13
101
D14
104
D15
107
D16
108
D17
109
D18
111
D19
112
D20
113
D21
116
D22
117
D23
118
D24
121
D25
122
D26
123
D27
126
D28
127
D29
128
D30
132
D31
133
MS0
70
MS1
71
MS2
74
MS3
75
RD
59
WR
58
SW
64
ACK
69
BR1
27
BR2
28
ID
0
144
ID
1
143
BMSTR
53
HBR
40
HBG
52
CS
55
RED
Y
63
DMAR1
38
DMAR2
39
DMAG
1
50
DMAG
2
51
SBTS
56
IRQ
0
205
IRQ1
206
IRQ
2
207
FLAG0
197
FLAG1
198
FLAG2
199
FLAG3
201
FLAG4
138
FLAG5
137
FLAG6
136
FLAG7
134
FLAG8
80
FLAG9
79
FLAG10
78
FLAG11
76
RESE
T
157
CPA
65
CLK
IN
30
XTAL2
31
GND35
196
DT0
A
11
DT0
B
12
TCLK
0
8
TFS0
7
DR0
A
5
DR0B
6
RCLK
0
4
RFS
0
2
DR1A
16
DR1
B
17
RCLK
1
15
RFS1
13
DT1
A
22
DT1
B
23
TCLK1
19
TFS
1
18
PWM_EVE
NT0
26
PWM_EVE
NT1
24
BMS
153
BSEL
152
GND36
204
VDD0
1
VDD1
9
VDD2
20
VDD3
21
VDD4
29
VDD5
32
VDD6
36
VDD7
45
VDD8
54
VDD9
61
VDD10
66
VDD11
67
VDD12
77
VDD13
85
VDD14
93
VDD15
95
VDD16
105
VDD17
110
VDD18
120
VDD19
124
VDD20
130
VDD21
131
VDD22
140
VDD23
141
VDD24
156
VDD25
158
VDD26
163
VDD27
172
VDD28
176
VDD29
182
VDD30
191
VDD31
192
VDD32
200
TC
K
151
TM
S
149
TRST
147
TDI
148
TD
O
146
EM
U
145
NC
0
102
NC1
103
NC
2
115
NC
3
142
NC4
202
NC
5
203
NC
6
208
GND0
3
GND1
10
GND2
14
GND3
25
GND4
33
GND5
35
GND6
41
GND7
49
GND8
57
GND9
60
GND10
62
GND11
68
GND12
72
GND13
73
GND14
81
GND15
89
GND16
94
GND17
99
GND18
106
GND19
114
GND20
119
GND21
125
GND22
129
GND23
135
GND24
139
GND25
150
GND26
154
GND27
155
GND28
159
GND29
167
GND31
177
GND32
181
GND33
186
GND34
187
RAS
42
CAS
43
DQ
M
46
SDW
E
44
SDCLK
0
37
SDCLK
1
34
SDA10
48
SDCKE
47
GND30
168
R52
33 Oh
m
1
16
2
15
3
14
4
13
5
12
6
11
7
10
8
9
R53
33 Oh
m
1
16
2
15
3
14
4
13
5
12
6
11
7
10
8
9
R54
10K
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
JP7
1
2
3
JP8
1
2
3
SJP10
Shunt
SJP11
Shunt
J10
EZ-ICE
GND
1
Key
3
BTMS
5
BTCK
7
BTRST
9
TRST
10
BTDI
11
TDI
12
GND
13
TDO
14
EMU
2
CLKIN
4
TMS
6
TCK
8
R72
10K
SJP7
Shunt
SJP8
Shunt
JP6
Jumper3
1
2
3
R64
10K
R57
10K
SJP6
Shunt
J9
1
2
3
4
5
6
7
R49
10K
R51
10K
R50
10K
C118
0.1uF
+
C120
10uF
C119
0.01u
F
C121
0.1uF
C123
0.1uF
C125
0.1uF
+
C126
10uF
C122
0.01u
F
C124
0.01u
F
C127
0.01uF
TP1
1
IRQ0
#
IRQ1#
IRQ2
#
HBG#
CS#
REDY#
DSP_CLK
PWM_EVE
NT0
PWM_EVE
NT1
MS1#
MS2#
MS3#
RD#
SW#
MS0#
BR1#
BR2#
HBR#
RXCLK
0
TXCLK
0
TFS0
RFS
0
DT0A
DT0
B
DR0
A
DR0
B
RXCLK
1
RFS1
DR1
A
DR1
B
TXCLK1
TFS
1
DT1
A
DT1
B
PROM_C
S#
DQM
SDWE#
CAS#
RAS#
SDA10
SDCKE
SDCLK0
DMAR1#
DMAR
2#
DMAG1
#
DMAG2
#
FLAG[4..9]
FLAG[0
..3]
MFLA
G
RESET#
CPA#
SBTS#
D[0..31]
A[0..23]
WR#
CODEC_
ON#
ACK
www.BDTIC.com/ADI