ADE9000 Technical Reference Manual
UG-1098
Rev. 0 | Page 13 of 86
Voltage Channel Measurements
Table 7 indicates the registers that hold voltage channel
measurements and the rate at which they update.
Table 7. Voltage Channel Measurement Update Rates
Register Name Description
Update Rate
AV_SINC_DAT
VA sinc4 filter output
32 ksps
BV_SINC_DAT
VB sinc4 filter output
32 ksps
CV_SINC_DAT
VC sinc4 filter output
32 ksps
AV_LPF__DAT
VA sinc4 + IIR LPF filter output
f
DSP
= 8 ksps
BV_LPF__DAT
VB sinc4 + IIR LPF filter output
f
DSP
= 8 ksps
CV_LPF__DAT
VC sinc4 + IIR LPF filter output
f
DSP
= 8 ksps
AV_PCF
Instantaneous current on VA
f
DSP
= 8 ksps
BV_PCF
Instantaneous current on VB
f
DSP
= 8 ksps
CV_PCF
Instantaneous current on VC
f
DSP
= 8 ksps
AVRMS
Filtered-based total rms of VA
f
DSP
= 8 ksps
BVRMS
Filtered-based total rms of VB
f
DSP
= 8 ksps
CVRMS
Filtered-based total rms of VC
f
DSP
= 8 ksps
VPEAK
Peak current channel sample; see
the Peak Detection section
f
DSP
= 8 ksps
APERIOD
Line period measurement on VA
f
DSP
= 8 ksps
BPERIOD
Line period measurement on VB
f
DSP
= 8 ksps
CPERIOD
Line period measurement on VB
f
DSP
= 8 ksps
COM_PERIOD
Line period measurement on
combined signal from VA, VB, VC;
see the Combined Voltage Zero-
Crossing section
f
DSP
= 8 ksps
ANGLx_xxx
Voltage to current or current to
current phase angle; see the
Angle Measurement section
CLKIN/24 =
1024 ksps
Voltage Channel Gain
The xVGAIN registers can be used to calibrate the voltage
channel of each phase. The xVGAIN register has the same
scaling as the xIGAIN register. See the Current Channel Gain,
xIGAIN section for the equation.
FULL-SCALE CODES
Table 8 gives the expected codes when the ADC inputs are at
full scale with PGA gain set to 1.
Table 8. Full-Scale ADC Codes
Parameter
Output Code
Sinc4 Output at 32 ksps
67,107,786
Dec Output at 8 ksps
74,518,668
xPCF at 8 ksps
74,532,013
Total IRMS and VRMS
52,702,092
Fundamental IRMS and VRMS
52,702,092
Total WATT, VAR, and VA
20,694,066
Fundamental WATT, VAR, and VA
20,694,066
Fast RMS½
52,702,092
10 Cycle RMS/12 Cycle RMS
52,702,092
Resampled Data
18,196
POWER AND FILTER-BASED RMS MEASUREMENT
ALGORITHMS
Filter-Based Total RMS
offers current and voltage rms measurements
that are calculated by squaring the input signal, low-pass
filtering, and then taking the square root of the result.
The low-pass filter, LPF2, extracts the rms value, attenuating
harmonics of a 50 Hz or 60 Hz fundamental by at least 64 dB so
that, at full scale, the variation in the calculated rms value is
very small, ±0.064% error. Note that the rms reading variation
increases as the input signal gets smaller because the noise in
the measurement increases.
Note that the xRMS register does not read 0 with the xP and xN
inputs shorted together.
The filter based rms has a bandwidth of 3.2 kHz
The rms calculations, one for each channel, AIRMS, BIRMS,
CIRMS, NIRMS, AVRMS, BVRMS, and CVRMS, are updated
every 8 ksps. The ISUMRMS calculation uses the same method
to calculate ISUMRMS, where ISUM = IA + IB + IC ± IN, and
also updates at 8 ksps (see the Neutral Current RMS, Vector
Current Sum section for more information).
The xRMS value at full scale is 52,702,092 (decimal). The full
scale is a function of PGA gain.
GAIN
PGA
GAIN1
PGA
at
input
scale
full
scale
full
=
For high performance at small input signals, below 1000:1, it is
recommended to calibrate the offset of this measurement using
the xRMSOS register. It is recommended to calibrate the offset
at the smallest input signal that requires good performance; do
not calibrate this measurement with zero input signal.
The following equation indicates how the xRMSOS register
value modifies the result in the xRMS register.
xxRMSOS
xxRMS
xxRMS
×
+
=
15
2
0
2
where
xxRMS
0
is the initial xRMS register value before offset
calibration.
For example, if the expected the AIRMS at 1000:1 is
52,702,092/1000 = 52,702 (decimal) and the AIRMS register
reading is 53280 (decimal), the offset calibration register is
8
xFFFF8B
0
d
1869
2
53280
52702
15
2
2
=
−
=
−
=
AIRMSOS
Table 9 shows the rms settling time to 99% of full scale for a
50 Hz signal.
Table 9. RMS Settling Time
Configuration
RMS Settling Time,
FS = 99% (sec)
Integrator On, HPF On, and LPF2 On
0.54
Integrator Off, HPF On, and LPF2 On
0.48