![AMD RS690M Скачать руководство пользователя страница 76](http://html1.mh-extra.com/html/amd/rs690m/rs690m_technical-reference-manual_2921794076.webp)
41978 AMD RS690M Databook 3.06
© 2008 Advanced Micro Devices, Inc.
6-2
Proprietary
Power Management for the Graphics Controller
6.2
Power Management for the Graphics Controller
The RS690M supports power management for the embedded graphics device as specified by the PCI Bus Power
Management Interface Specification version 1.0, according to which the integrated graphics core of the RS690M qualifies
as a device embedding a single function in the power management system.
6.2.1
PCI Function Power States
There are up to four power states defined for each PCI function associated with each PCI device in the system. These
power states are D0, D1, D2 and D3. D0 (on) consumes the most power while D3 (off) consumes the least. D1 and D2
enable levels of power savings in between those of D0 and D3. The concepts of these power states are universal for all
functions in the system. When transitioned to a given power management state, the intended functional behavior is
dependent upon the type (or class) of the function.
6.2.2
PCI Power Management Interface
The four basic power management operations are:
•
Capabilities Reporting
•
Power Status Reporting
•
Setting Power State
•
System Wakeup
All four of these capabilities are required for each power management function with the exception of wakeup event
generation.
This section describes the format of the registers in the PCI Configuration Space that are used by these power
management operations. The Status and Capabilities Pointer (CAP_PTR) fields have been highlighted to indicate where
the PCI Power Management features appear in the standard Configuration Space Header.
6.2.3
Capabilities List Data Structure in PCI Configuration Space
The Capabilities bit in the PCI Status register (offset = 06h) indicates whether or not the subject function implements a
linked list of extended capabilities. Specifically, if bit 4 is set, the CAP_PTR register is implemented to give offset to the
first item in the Capabilities link list.
Table 6-3 Standard PCI Configuration Space Header Type 0
Register Fields (32bits)
Offset
MSB
LSB
Device ID
Vendor ID
00h (LSB)
Status (with Bit 4 set to 1)
Command
04h
Class Code
Revision ID
08h
BIST
Header Type
Latency Timer
Cache Line Size
0Ch
Base Address Registers
10h
14h
18h
1Ch
20h
24h
CardBus CIS Pointer
28h
Subsystem ID
Subsystem Vendor ID
2Ch
Expansion ROM Base Address
30h
Reserved
CAP_PTR
34h
Reserved
38h
Max_Lat
Min_Gnt
Interrupt Pin
Interrupt Line
3Ch
Содержание RS690M
Страница 108: ...41978 AMD RS690M Databook 3 06 2008 Advanced Micro Devices Inc A 18 Proprietary This page is left blank intentionally ...
Страница 116: ...41978 AMD RS690M Databook 3 06 2008 Advanced Micro Devices Inc B 8 Proprietary This page is left blank intentionally ...
Страница 120: ...41978 AMD RS690M Databook 3 06 2008 Advanced Micro Devices Inc B 4 Proprietary This page intentionally left blank ...