Table 7-2: Altera
‑
Defined VSEC Capability Register, 0x200
The Altera
-
Defined Vendor Specific Extended Capability. This extended capability structure supports
Configuration via Protocol (CvP) programming and detailed internal error reporting.
Bits
Register Description
Value
Access
[15:0]
PCI Express Extended Capability ID. Altera-defined value for
VSEC Capability ID.
0x000B
RO
[19:16]
Version. Altera-defined value for VSEC version.
0x1
RO
[31:20]
Next Capability Offset. Starting address of the next Capability
Structure implemented, if any.
Variable
RO
Table 7-3: Altera
‑
Defined Vendor Specific Header
You can specify these values when you instantiate the Hard IP. These registers are read
-
only at run
-
time.
Bits
Register Description
Value
Access
[15:0]
VSEC ID
. A user configurable VSEC ID.
User entered
RO
[19:16]
VSEC Revision
. A user configurable VSEC revision.
Variable
RO
[31:20]
VSEC Length
. Total length of this structure in bytes.
0x044
RO
Table 7-4: Altera Marker Register
Bits
Register Description
Value
Access
[31:0]
Altera Marker
. This read only register is an additional marker. If
you use the standard Altera Programmer software to configure
the device with CvP, this marker provides a value that the
programming software reads to ensure that it is operating with
the correct VSEC.
A Device
Value
RO
Table 7-5: JTAG Silicon ID Register
Bits
Register Description
Value
Access
[127:96]
JTAG Silicon ID DW3
Application
Specific
RO
[95:64]
JTAG Silicon ID DW2
Application
Specific
RO
[63:32]
JTAG Silicon ID DW1
Application
Specific
RO
UG-01145_avmm_dma
2015.11.02
Altera-Defined VSEC Registers
7-9
Registers
Altera Corporation
Send Feedback