Figure 5-8: Arria 10 Gen1 and Gen2 x1 Channel Placement
PMA Channel 5
PMA Channel 4
PMA Channel 3
PMA Channel 2
PMA Channel 0
PMA Channel 3
PMA Channel 2
PMA Channel 1
PMA Channel 0
PCS Channel 5
PCS Channel 4
PCS Channel 3
PCS Channel 2
PCS Channel 0
PCS Channel 3
PCS Channel 2
PCS Channel 1
PCS Channel 0
Hard IP Ch0
PMA Channel 1
PCS Channel 1
PMA Channel 4
PCS Channel 4
PMA Channel 5
PCS Channel 5
Hard IP
for PCIe
fPLL1
ATX1 PLL
fPLL0
ATX0 PLL
fPLL1
ATX1 PLL
fPLL0
ATX0 PLL
Master
CGB
Master
CGB
indicates the location of the master clock generation block (CGB)
Figure 5-9: Arria 10 Gen1 and Gen2 x2 Channel Placement
PMA Channel 5
PMA Channel 4
PMA Channel 3
PMA Channel 2
PMA Channel 0
PMA Channel 3
PMA Channel 2
PMA Channel 1
PMA Channel 0
PCS Channel 5
PCS Channel 4
PCS Channel 3
PCS Channel 2
PCS Channel 0
PCS Channel 3
PCS Channel 2
PCS Channel 1
PCS Channel 0
Hard IP Ch0
PMA Channel 1
PCS Channel 1
PMA Channel 4
PCS Channel 4
PMA Channel 5
PCS Channel 5
Hard IP
for PCIe
fPLL1
ATX1 PLL
fPLL0
ATX0 PLL
ATX1 PLL
fPLL0
ATX0 PLL
fPLL1
Master
CGB
Master
CGB
indicates the location of the master clock generation block (CGB)
Figure 5-10: Arria 10 Gen1 and Gen2 x4 Channel Placement
PMA Channel 5
PMA Channel 4
PMA Channel 3
PMA Channel 0
PMA Channel 3
PMA Channel 2
PMA Channel 1
PMA Channel 0
PCS Channel 5
PCS Channel 4
PCS Channel 3
PCS Channel 0
PCS Channel 3
PCS Channel 2
PCS Channel 1
PCS Channel 0
Hard IP Ch0
PMA Channel 1
PCS Channel 1
PMA Channel 4
PCS Channel 4
PMA Channel 5
PCS Channel 5
PMA Channel 2
PCS Channel 2
Hard IP
for PCIe
fPLL1
ATX1 PLL
ATX0 PLL
fPLL0
ATX1 PLL
fPLL0
ATX0 PLL
Master
CGB
fPLL1
Master
CGB
indicates the location of the master clock generation block (CGB)
UG-01145_avmm_dma
2015.11.02
Channel Placement and fPLL Usage for the Gen1 and Gen2 Data Rates
5-7
Physical Layout of Hard IP In Arria 10 Devices
Altera Corporation
Send Feedback