Figure 6-2: Avalon-MM DMA Bridge with External Descriptor Controller
tx_out0[
<n>
-1:0]
rx_in0[
<n>
-1:0]
Serial Data
Hard IP for PCI Express Using Avalon-MM with DMA
TxsWriteData_i[31:0]
TxsRead_i
TxsWrite_i
TxsChipSelect_i
TxsAddress_i[<w>-1:0]
TxsByteEnable[3:0]
TxsReadData_o[31:0]
TxsReadDataValid_o
TxsWaitRequest_o
TX (CRA) Slave:
Allows FPGA to send single
dword reads or writes
from FPGA to Root Port
RxmRead_o
RxmWrite_o
RxmAddress_o[
<w>
-1:0]
RxmBurstCount_o[5:0]
RxmByteEnable_o[3:0]
RxmWriteData_o[31:0]
RxmReadData_i[31:0]
RxmReadDataValid_i
RxmWaitRequest_i
CraWriteData_i[31:0]
CraWaitRequest_o
CraChipSelect_i
CraByteEnable_i[3:0]
CraAddress_i[13:0]
CraRead_i
CraWrite_i
CraReadData_o[31:0]
Local Avalon-MM or
Host Access to
Control/Status Regs
of Avalon-MM
DMA Bridge
RdDmaWrite_o
RdDmaAddress_o[63:0]
RdDmaWriteData[
<w>
-1:0]
RdDmaBurstCount_o[
<w>
-1:0]
RdDmaByteEnable_o[
<w>
-1:0]
RdDmaWaitRequest_i
DMA Read Avalon-MM :
Writes data from Host
memory to FPGA memory.
WrDmaRead_o
WrDmaAddress_o[63:0]
WrDmaReadData_i[
<w>
-1:0]
WrDmaBurstCount_o[
<w>
-1:0]
WrDmaWaitRequest_i
WrDmaReadDataValid_i
DMA Write Avalon-MM :
Fetch data from FPGA memory
before sending to Host memory.
npor
nreset_status
pin_perst
Reset &
Lock Status
Clocks
refclk
coreclkout_hip
Avalon-MM Master
for Host to access
registers and memory
1 RX Master for each
BAR
test_in[31:0]
simu_mode_pipe
Host or
RdAstRxData_i[159:0]
RdAstRxValid_i
RdAstRxReady_o
WrAstRxData_i[159:0]
WrAstRxValid_i
WrAstRxReady_o
WrAstTxData_o[31:0]
WrAstTxValid_o
Descriptor Instructions
from
Descriptor Controller
to DMA Engine
RdAstTxData_o[31:0]
RdAstTxValid_o
Gen3 PIPE
(simulation
only)
currentcoeff0[17:0]
currentrxpreset0[2:0]
eidleinfersel[2:0]
phystatus0
powerdown0[1:0]
rate[1:0]
rxblkst0
rxdata0[31:0]
rxdatak[3:0]
rxdataskip
rxelecidle0
rxpolarity
rxstatus0[2:0]
rxsynchd0[1:0]
rxvalid0
sim_ltssmstate[4:0]
sim_pipe_pclk_in
sim_pipe_rate[1:0]
txblkst
txcompl0
txdata[31:0]
txdatak0
txdataskip
txdeemph0
txdetectrx0
txelecidle0
txmargin0
txswing0
txsynchd0[1:0]
MsiIntfc_o[81:0]
MsixIntfc_o[15:0]
MsiControl_o[15:0]
intx_req_i
intx_ack_o
MSI and MSI-X
Interface
Hard IP
Reconfiguration
(Optional)
hip_reconfig_clk
hip_reconfig_rst_n
hip_reconfig_address[9:0]
hip_reconfig_read
hip_reconfig_readdata[15:0]
hip_reconfig_write
hip_reconfig_writedata[15:0]
hip_reconfig_byte_en[1:0]
ser_shift_load
interface_sel
Test and
Mode Control
devkit_status[255:0]
devkit_cnrl [255:0]
Development Kit
cfg_par_err
derr_cor_ext_rcv
derr_cor_ext_rpl
derr_rpl
dlup
dlup_exit
ev128ns
ev1us
hotrst_exit
ins_status[3:0]
ko_cpl_spc_data[11:0]
ko_cpl_spc_header[7:0]
l2_exit
lane_act[3:0]
ltssmstate[4:0]
rx_par_err
tx_par_err[1:0]
Hard IP
Status
(Optional)
currentspeed[1:0]
Read DMA Avalon-MM Master Port
The Read DMA module sends memory read TLPs upstream. It writes the completion data to an external
Avalon-MM interface through the high throughput Read Master port. This port operates on descriptors
the IP core receives from the DMA Descriptor Controller.
UG-01145_avmm_dma
2015.11.02
Read DMA Avalon-MM Master Port
6-3
IP Core Interfaces
Altera Corporation
Send Feedback