
ZYNQ Ultr FPGA Board AXU5EV-P User Manual
43 / 66
www.alinx.com
Configuration Pin
Instructions
Configuration value
PHYAD[2:0]
MDIO/MDC Mode PHY Address
PHY Address 011
CLK125_EN
Enable 125Mhz clock output selection
Enable
LED_MODE
LED light mode configuration
Single LED light mode
MODE0~MODE3
Link adaptation and full duplex
configuration
10/100/1000 adaptive, compatible
with full-duplex, half-duplex
Table 3-5-1: PHY chip default configuration value
When the network is connected to Gigabit Ethernet, the data transmission
of ZYNQ and PHY chip KSZ9031RNX is communicated through the RGMII bus,
the transmission clock is 125Mhz, and the data is sampled on the rising edge
and falling samples of the clock.
When the network is connected to 100M Ethernet, the data transmission of
ZYNQ and PHY chip KSZ9031RNX is communicated through RMII bus, and
the transmission clock is 25Mhz. Data is sampled on the rising edge and falling
samples of the clock.
Figure 3-5-1: ZYNQ PS system and GPHY connection diagram