
ZYNQ Ultr FPGA Board AXU5EV-P User Manual
13 / 66
www.alinx.com
Figure 2-1-1: ACU5EV Core Board (Front View)
Part 2.2: ZYNQ Chip
The FPGA core board ACU5EV uses Xilinx's Zynq Ult MPSoCs
EV family chip, module XCZU5EV-2SFVC784I. The PS system of the ZU5EV
chip integrates 4 ARM Cortex™-A53 processors with a speed of up to 1.2Ghz
and supports Level 2 Cache; it also contains 2 Cortex-R5 processors with a
speed of up to 500Mhz
The ZU5EV chip supports 32-bit or 64-bit DDR4, LPDDR4, DDR3, DDR3L,
LPDDR3 memory chips, with rich high-speed interfaces on the PS side such as
PCIE Gen2, USB3.0, SATA 3.1, DisplayPort; it also supports USB2.0 , Gigabit
Ethernet, SD/SDIO, I2C, CAN, UART, GPIO and other interfaces. The PL end
contains a wealth of programmable logic units, DSP and internal RAM. .
Figure 2-2-1 detailed the Overall Block Diagram of the ZU5EV Chip.