132
MC96F8204
ABOV Semiconductor Co., Ltd.
Figure 11.32
USART SPI Clock Formats when CPHA=0
When CPHA=0, the slave begins to drive its MISO output with the first data bit value when SS goes to active low. The
first SCK edge causes both the master and the slave to sample the data bit value on their MISO and MOSI inputs,
respectively. At the second SCK edge, the USART shifts the second data bit value out to the MOSI and MISO outputs
of the master and slave, respectively. Unlike the case of
CPHA=1, when CPHA=0, the slave’s SS input must go to its
inactive high level between transfers. This is because the slave can prepare the first data bit when it detects falling
edge of SS input.
SCK
(CPOL=1)
MISO
MOSI
SCK
(CPOL=0)
/SS OUT
(MASTER)
BIT7
BIT0
/SS IN
(SLAVE)
BIT6
BIT1
…
…
BIT2
BIT5
BIT0
BIT7
BIT1
BIT6
SAMPLE
MSB First
LSB First
Содержание MC96F8104M
Страница 13: ...13 MC96F8204 ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 20 Pin SOP Package...
Страница 14: ...14 MC96F8204 ABOV Semiconductor Co Ltd Figure 4 2 20 Pin TSSOP Package...
Страница 15: ...15 MC96F8204 ABOV Semiconductor Co Ltd Figure 4 3 16 Pin SOPN Package...
Страница 16: ...16 MC96F8204 ABOV Semiconductor Co Ltd Figure 4 4 10 Pin SSOP Package...
Страница 17: ...17 MC96F8204 ABOV Semiconductor Co Ltd Figure 4 5 8 Pin SOP Package...