98
MC96F6432S
ABOV Semiconductor Co., Ltd.
11.1.2 Block Diagram
Clock
Change
System
Clock Gen.
SCLK
(Core, System,
Peripheral)
fx
BIT
WDT
BIT
overflow
XIN
XOUT
Main OSC
f
XIN
STOP Mode
XCLKE
Internal RC OSC
(16MHz)
STOP Mode
IRCE
f
IRC
1/1
1/2
1/4
1/8
M
U
X
WDTRC OSC
(5kHz)
WDTCK
Stabilization Time
Generation
M
U
X
BIT clock
WDT clock
SXIN
SXOUT
Sub OSC
f
SUB
STOP Mode
SCLKE
WT
2
SCLK[1:0]
/256
1/16
1/32
3
IRCS[2:0]
fx/4096
fx/1024
fx/128
fx/16
M
U
X
2
BITCK[1:0]
Figure 11.1
Clock Generator Block Diagram
Содержание MC96F6332SD
Страница 15: ...15 MC96F6432S ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 44 Pin MQFP Package...
Страница 16: ...16 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 2 32 Pin LQFP Package...
Страница 17: ...17 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 3 32 Pin SOP Package...
Страница 18: ...18 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 4 28 Pin SOP Package...
Страница 19: ...19 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 5 28 Pin TSSOP Package...