194
MC96F6432S
ABOV Semiconductor Co., Ltd.
Figure 11.64
USIn SPI Clock Formats when CPHAn=0
When CPHAn=0, the slave begins to drive its MISOn output with the first data bit value when SSn goes to active low.
The first SCKn edge causes both the master and the slave to sample the data bit value on their MISOn and MOSIn
inputs, respectively. At the second SCKn edge, the USIn shifts the second data bit value out to the MOSIn and MISOn
outputs of the master and slave, respectively. Unlike the case of CPHAn=1, when CPHAn
=0, the slave’s SSn input
must go to its inactive high level between transfers. This is because the slave can prepare the first data bit when it
detects falling edge of SSn input.
SCKn
(CPOLn=1)
MISOn
MOSIn
SCKn
(CPOLn=0)
/SSn OUT
(MASTER)
BIT7
BIT0
/SSn IN
(SLAVE)
BIT6
BIT1
…
…
BIT2
BIT5
BIT0
BIT7
BIT1
BIT6
SAMPLE
MSB First
LSB First
Содержание MC96F6332SD
Страница 15: ...15 MC96F6432S ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 44 Pin MQFP Package...
Страница 16: ...16 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 2 32 Pin LQFP Package...
Страница 17: ...17 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 3 32 Pin SOP Package...
Страница 18: ...18 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 4 28 Pin SOP Package...
Страница 19: ...19 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 5 28 Pin TSSOP Package...