A96G150 User's manual
7. Interrupt controller
75
7.5
Effective timing after controlling interrupt bit
Case A in Figure 14 shows the effective time after controlling Interrupt Enable Registers (IE, IE1, IE2,
and IE3).
Figure 14. Effective Timing of Interrupt Enable Register
Case B in Figure 15 shows the effective time after controlling Interrupt Flag Registers.
Figure 15. Effective Timing of Interrupt Flag Register
Interrupt Enable Register
command
Next Instruction
Next Instruction
After executing IE set/clear,
enable register is effective.
Interrupt Flag Register
Command
Next Instruction
Next Instruction
After executing next instruction,
interrupt flag result is effective.
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...