Z8018x
Family MPU User Manual
98
UM005004-0918
3
–
2
SM1:0
W
Source Mode Channel
— Specifies whether the source
for channel 0 transfers is memory, I/O, or memory
mapped I/O and the corresponding address modifier.
Reference Table 13.
1
MMOD
R/W
DMA Memory Mode Channel 0
— When channel 0 is
configured for memory to/from memory transfers, the
external
DREQ
0 input is not used to control the transfer
timing. Instead, two automatic transfer timing modes are
selectable - BURST (MMOD is 1) and CYCLE STEAL
(MMOD is 0). For BURST memory to/from memory
transfers, the DMAC takes control of the bus
continuously until the DMA transfer completes (as shown
by the byte count register is 0). In CYCLE STEAL mode,
the CPU is given a cycle for each DMA byte transfer
cycle until the transfer is completed.
For channel 0 DMA with I/O source or destination, the
DREQ
0 input times the transfer and thus MMOD is
ignored.
Table 12. Channel 0 Destination
DM1
DM0
Memory/I/O
Address Increment/Decrement
0
0
Memory
+ 1
0
1
Memory
-1
1
0
Memory
fixed
1
1
I/O
fixed
Bit
Position Bit/Field R/W
Value
Description
Summary of Contents for Z8018 Series
Page 1: ...www zilog com Z8018x Family MPU User Manual UM005004 0918...
Page 206: ...Z8018x Family MPU User Manual 192 UM005004 0918...
Page 220: ...Z8018x Family MPU User Manual 206 UM005004 0918...
Page 250: ...Z8018x Family MPU User Manual 236 UM005004 0918...
Page 260: ...Z8018x Family MPU User Manual 246 UM005004 0918...
Page 300: ...Z8018x Family MPU User Manual 286 UM005004 0918...
Page 306: ...Z8018x Family MPU User Manual 292 UM005004 0918...