![Xilinx Zynq UltraScale+ ZCU208 User Manual Download Page 11](http://html1.mh-extra.com/html/xilinx/zynq-ultrascale-zcu208/zynq-ultrascale-zcu208_user-manual_3499071011.webp)
block is created. This block generates a TLAST pulse so that the DMA generates an interrupt
after the correct number of samples. Because the dual RF-ADC tiles have two AXI4-Stream
outputs in I/Q mode, an AXI4-Stream combiner is used to write both streams in the DDR
memory. Consequently, the real mode cannot be used to capture the dual RF-ADC tiles in the
DDR. The RF-ADC DDR block architecture is shown in the following figures.
Figure 4: RF-ADC DDR Block Architecture for Quad RF-ADC Tiles
S00_AXIS
S01_AXIS
S02_AXIS
S03_AXIS
S04_AXIS
S05_AXIS
S06_AXIS
S07_AXIS1
S08_AXIS2
S09_AXIS2
S10_AXIS2
S11_AXIS2
S12_AXIS3
S13_AXIS3
S14_AXIS3
S15_AXIS3
S_AXI_CTRL
axis_inter_adc
S_AXIS0
S_AXIS1
S_AXIS2
S_AXIS3
S_AXIS4
S_AXIS5
S_AXIS6
S_AXIS7
S_AXIS8
S_AXIS9
S_AXIS10
S_AXIS11
S_AXIS12
S_AXIS13
S_AXIS14
S_AXIS15
S_AXI_CTRL
s_axis
s00_AXI
m_axis
tlast_gen_v1_0_0
S_AXI_LITE
S_AXIS_S2MM
M_AXI_SG
M_AXI_S2MM
axi_dma_0
tlast_gen_v1_0
(Pre-Production)
AXI Direct Memory Access)
(Pre-Production)
S00_AXI
S01_AXI
M00_AXI
smartconnect_0
C0_DDR4_S_AXI
dbg_clk
dbg_bus[511:0]
c0_ddr4_ul_clk_sync_rst
ddr4_adc
AXI SmartConect (Pre-Production)
DDR4 SDRAM (MIG)
(Pre-Production)
S00_ARB_REQ_SUPPRESS
S01_ARB_REQ_SUPPRESS
S02_ARB_REQ_SUPPRESS
S03_ARB_REQ_SUPPRESS
S04_ARB_REQ_SUPPRESS
S05_ARB_REQ_SUPPRESS
S06_ARB_REQ_SUPPRESS
S07_ARB_REQ_SUPPRESS
S08_ARB_REQ_SUPPRESS
S09_ARB_REQ_SUPPRESS
S10_ARB_REQ_SUPPRESS
S11_ARB_REQ_SUPPRESS
S12_ARB_REQ_SUPPRESS
S13_ARB_REQ_SUPPRESS
S14_ARB_REQ_SUPPRESS
S15_ARB_REQ_SUPPRESS
M00_AXIS
S_AXI_SG_ADC
s_axi_dma_adc
s00_axi
s_axi_
ps_adc_ddr
AXI4-Stream Interconnect
(Pre-Production)
X23665-012320
Chapter 3: Hardware Design
UG1433 (v1.2) October 27, 2021
RF Data Converter Evaluation Tool User Guide
11