ML410 Embedded Development Platform
www.xilinx.com
91
UG085 (v1.7.2) December 11, 2008
High-Speed I/O
R
PM2 User I/O
The PM2 connector makes most of the LVDS pairs available to the user, along with single-
ended signals.
Table 2-49
shows the pinout for the PM2 connector on the ML410.
D19
AP15
RXNPADB_109
RXNPADB_109
MGT RX pair received by host
FPGA
D20
AP14
RXPPADB_109
RXPPADB_109
F1
AB13
IO_L3P_8
PM_IO_88
2.5V
Single-ended 50
Ω
impedance
F2
AA13
IO_L3N_8
PM_IO_89
2.5V
Single-ended 50
Ω
impedance
F3
Y3
IO_L6N_12
PM_IO_3V_10
3V
Single-ended 50
Ω
impedance
F4
Y4
IO_L6P_12
PM_IO_3V_4
3V
Single-ended 50
Ω
impedance
F5
W6
IO_L4N
_VREF_12
PM_IO_3V_15
3V
Single-ended 50
Ω
impedance
F6
W7
IO_L4P_12
PM_IO_3V_0
3V
Single-ended 50
Ω
impedance
F7
V7
IO_L2N_12
PM_IO_3V_23
3V
Single-ended 50
Ω
impedance
F8
V8
IO_L2P_12
PM_IO_3V_11
3V
Single-ended 50
Ω
impedance
F9
K16
IO_L2P_GC_VRN_LC_3
PM_CLK_TOP
2.5V
Clock
F10
NC
NC
NC
NC
No Connect
F11
K1 MGTCLK_N_113
LVDS_CLKEXT_
N
2.5V
LVDS pair 100
Ω
differential
impedance; can also be used as
single-ended
F12
J1
MGTCLK_P_113
LVDS_CLKEXT_
P
2.5V
F13
A3
TXNPADA_113
TXNPADA_113
MGT TX pair driven by host
FPGA
F14
A4
TXPPADA_113
TXPPADA_113
F15
AG1
TXNPADA_110
TXNPADA_110
MGT TX pair driven by host
FPGA
F16
AF1
TXPPADA_110
TXPPADA_110
F17
N1
RXNPADA_112
RXNPADA_112
MGT RX pair received by host
FPGA
F18
M1
RXPPADA_112
RXPPADA_112
F19
AP7
RXNPADA_109
RXNPADA_109
MGT RX pair received by host
FPGA
F20
AP6
RXPPADA_109
RXPPADA_109
Table 2-48:
PM1 Pinout
(Cont’d)
PM1 Pin
FPGA
Pin (U37)
Pin Description
ML410 Schematic
Net
FPGA Bank
V
CCO
Pin Function
Table 2-49:
PM2 Pinout
PM2 Pin
FPGA
Pin (U37)
Pin Description
ML410
Schematic Net
FPGA Bank
VCCO
Pin Function
A1
AJ10
IO_L18N_8
PM_IO_63
2.5V
LVDS pair 100
Ω
differential
impedance; can also be used as
single-ended
A2
AH10
IO_L18P_8
PM_IO_62
2.5V
electronic components distributor