
I/O Module v1.02a
19
PG052 October 16, 2012
Product Specification
Register Space
Interrupt Enable Register (IRQ_ENABLE)
The Interrupt Enable Register enables assertion of the I/O Module interrupt output signal
INTC_IRQ by individual interrupt sources. The contents of this register are also used to mask
the value of the IRQ_STATUS register when registering enabled interrupts in the
IRQ_PENDING register.
Table 2-22:
Interrupt Enable Register (IRQ_ENABLE)
Reserved
INTC_Interrupt
Reserved
Internal Interrupts
31
C_INTC_E16 C_INTC_E15
16 15
11 10
0
Table 2-23:
Interrupt Enable Register Bit Definitions
Bit(s)
Name
Core
Access
Reset
Value
Description
31:[C_INTC_E16]
-
-
0
Reserved
[C_INTC_E15]:16 INTC_Interrupt
W
0
Enable I/O Module external interrupt input
signal
INTC_Interrupt(16-C_INTC_EXT_INTR)
15
-
-
0
Reserved
14
GPI4
R
0
GPI4 changed
13
GPI3
R
0
GPI3 changed
12
GPI2
R
0
GPI2 changed
11
GPI1
R
0
GPI1 changed
10
FIT4
W
0
FIT4 interrupt enabled
9
FIT3
W
0
FIT3 interrupt enabled
8
FIT2
W
0
FIT2 interrupt enabled
7
FIT1
W
0
FIT1 interrupt enabled
6
PIT4
W
0
PIT4 interrupt enabled
5
PIT3
W
0
PIT3 interrupt enabled
4
PIT2
W
0
PIT2 interrupt enabled
3
PIT1
W
0
PIT1 interrupt enabled
2
UART_RX
W
0
UART Received Data interrupt enabled
1
UART_TX
W
0
UART Transmitted Data interrupt enabled
0
UART_ERR
W
0
UART Error interrupt enabled