10GBASE-KR Ethernet TRD
87
UG1058 (v2017.1) April 19, 2017
Appendix C:
User-Space Registers
Traffic Generator—Monitor Channel 1
Table C-8:
Design Version Register (0x4AA1_0000)
Bit Position
Mode
Default Value
Description
4:0
Read Only
4’h2
Ethernet reference design 2.
14:5
12’h141
Software version: Indicates the Vivado® Design Suite version
used when developing this reference design. For example,
Vivado Design Suite 2014.1 is indicated by 141.
31:16
16’h1250
Target Board. KCU1250 board.
Table C-9:
Ethernet Performance Monitor, Transmit Payload Byte Count Register (0x4AA1_0004)
Bit Position
Mode
Default Value
Description
1:0
Read Only
00
Sample count. Increments once every second.
31:2
0
Transmit payload byte count. This field contains the interface
utilization count for active beats (tx_axis_tready = 1 and
tx_axis_tvalid = 1) on channel 1 10G Ethernet MAC AXI4-Stream
interface for transmit.
Table C-10:
Ethernet Performance Monitor, Transmit Packet Count Register (0x4AA1_0008)
Bit Position
Mode
Default Value
Description
1:0
Read Only
00
Sample count. Increments once every second.
31:2
0
Transmit packet count. This field contains the count for the
event when there is an active beat on channel 1 10G Ethernet
MAC AXI4-Stream interface and end of packet (tx_axis_tlast) is
asserted for transmit.
Table C-11:
Ethernet Performance Monitor, Received Payload Byte Count Register (0x4AA1_000C)
Bit Position
Mode
Default Value
Description
1:0
Read Only
00
Sample count. Increments once every second.
31:2
0
Receive payload byte count. This field contains the interface
utilization count for active beats (rx_axis_tready = 1 and
rx_axis_tvalid = 1) on channel 1 - 10G Ethernet MAC
AXI4-Stream interface for receive.
Table C-12:
Ethernet Performance Monitor, Received Packet Count Register (0x4AA1_0010)
Bit Position
Mode
Default Value
Description
1:0
Read Only
00
Sample count. Increments once every second.
31:2
0
Receive packet count. This field contains the count for the event
when there is an active beat on channel 1 10G Ethernet MAC
AXI4-Stream interface and end of packet (rx_axis_tlast) is
asserted for receive.